# **OPEN** Industry Standard, Flexible Architecture

**GREEN** 

Less Heat, Less Power Consumption

**STABLE** 

Robust Design, Quality Parts

Stable and Reliable Solution



# SP2C741D32TM3

User Manual



Version 1.21 Published May 2024

Copyright@2024 ASRock Rack INC. All rights reserved.

### Copyright Notice:

No part of this documentation may be reproduced, transcribed, transmitted, or translated in any language, in any form or by any means, except duplication of documentation by the purchaser for backup purpose, without written consent of ASRock Rack Inc.

Products and corporate names appearing in this documentation may or may not be registered trademarks or copyrights of their respective companies, and are used only for identification or explanation and to the owners' benefit, without intent to infringe.

#### Disclaimer:

Specifications and information contained in this documentation are furnished for informational use only and subject to change without notice, and should not be constructed as a commitment by ASRock Rack. ASRock Rack assumes no responsibility for any errors or omissions that may appear in this documentation.

With respect to the contents of this documentation, ASRock Rack does not provide warranty of any kind, either expressed or implied, including but not limited to the implied warranties or conditions of merchantability or fitness for a particular purpose.

In no event shall ASRock Rack, its directors, officers, employees, or agents be liable for any indirect, special, incidental, or consequential damages (including damages for loss of profits, loss of business, loss of data, interruption of business and the like), even if ASRock Rack has been advised of the possibility of such damages arising from any defect or error in the documentation or product.



#### WARNING

THIS PRODUCT CONTAINS A BUTTOON BATTERY If swallowed, a button battery can cause serious injury or death. Please keep batteries out of sight or reach of children.

ASRock Rack's Website: www.ASRockRack.com

# INTEL END USER SOFTWARE LICENSE AGREEMENT IMPORTANT - READ BEFORE COPYING, INSTALLING OR USING.

LICENSE. Licensee has a license under Intel's copyrights to reproduce Intel's Software only in its unmodified and binary form, (with the accompanying documentation, the "Software") for Licensee's personal use only, and not commercial use, in connection with Intel-based products for which the Software has been provided, subject to the following conditions:

- (a) Licensee may not disclose, distribute or transfer any part of the Software, and You agree to prevent unauthorized copying of the Software.
- (b) Licensee may not reverse engineer, decompile, or disassemble the Software.
- (c) Licensee may not sublicense the Software.
- (d) The Software may contain the software and other intellectual property of third party suppliers, some of which may be identified in, and licensed in accordance with, an enclosed license.txt file or other text or file.
- (e) Intel has no obligation to provide any support, technical assistance or updates for the Software.

OWNERSHIP OF SOFTWARE AND COPYRIGHTS. Title to all copies of the Software remains with Intel or its licensors or suppliers. The Software is copyrighted and protected by the laws of the United States and other countries, and international treaty provisions. Licensee may not remove any copyright notices from the Software. Except as otherwise expressly provided above, Intel grants no express or implied right under Intel patents, copyrights, trademarks, or other intellectual property rights. Transfer of the license terminates Licensee's right to use the Software.

DISCLAIMER OF WARRANTY. The Software is provided "AS IS" without warranty of any kind, EITHER EXPRESS OR IMPLIED, INCLUDING WITHOUT LIMITATION, WARRANTIES OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

LIMITATION OF LIABILITY. NEITHER INTEL NOR ITS LICENSORS OR SUPPLIERS WILL BE LIABLE FOR ANY LOSS OF PROFITS, LOSS OF USE, INTERRUPTION OF BUSINESS, OR INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES OF ANY KIND WHETHER UNDER THIS AGREEMENT OR OTHERWISE, EVEN IF INTEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

LICENSE TO USE COMMENTS AND SUGGESTIONS. This Agreement does NOT obligate Licensee to provide Intel with comments or suggestions regarding the Software. However, if Licensee provides Intel with comments or suggestions for the modification, correction, improvement or enhancement of (a) the Software or (b) Intel products or processes that work with the Software, Licensee grants to Intel a non-exclusive, worldwide, perpetual, irrevocable, transferable, royalty-free license, with the right to sublicense, under Licensee's intellectual property rights, to incorporate or otherwise utilize those comments and suggestions.

TERMINATION OF THIS LICENSE. Intel or the sublicensor may terminate this license at any time if Licensee is in breach of any of its terms or conditions. Upon termination, Licensee will immediately destroy or return to Intel all copies of the Software.

THIRD PARTY BENEFICIARY. Intel is an intended beneficiary of the End User License Agreement and has the right to enforce all of its terms.

U.S. GOVERNMENT RESTRICTED RIGHTS. The Software is a commercial item (as defined in 48 C.F.R. 2.101) consisting of commercial computer software and commercial computer software documentation (as those terms are used in 48 C.F.R. 12.212), consistent with 48 C.F.R. 12.212 and 48 C.F.R 227.7202-1 through 227.7202-4. You will not provide the Software to the U.S. Government. Contractor or Manufacturer is Intel Corporation, 2200 Mission College Blvd., Santa Clara, CA 95054.

EXPORT LAWS. Licensee agrees that neither Licensee nor Licensee's subsidiaries will export/re-export the Software, directly or indirectly, to any country for which the U.S. Department of Commerce or any other agency or department of the U.S. Government or the foreign government from where it is shipping requires an export license, or other governmental approval, without first obtaining any such required license or approval. In the event the Software is exported from the U.S.A. or re-exported from a foreign destination by Licensee, Licensee will ensure that the distribution and export/re-export or import of the Software complies with all laws, regulations, orders, or other restrictions of the U.S. Export Administration Regulations and the appropriate foreign government.

APPLICABLE LAWS. This Agreement and any dispute arising out of or relating to it will be governed by the laws of the U.S.A. and Delaware, without regard to conflict of laws principles. The Parties to this Agreement exclude the application of the United Nations Convention on Contracts for the International Sale of Goods (1980). The state and federal courts sitting in Delaware, U.S.A. will have exclusive jurisdiction over any dispute arising out of or relating to this Agreement. The Parties consent to personal jurisdiction and venue in those courts. A Party that obtains a judgment against the other Party in the courts identified in this section may enforce that judgment in any court that has jurisdiction over the Parties.

#### CALIFORNIA, USA ONLY

The Lithium battery adopted on this motherboard contains Perchlorate, a toxic substance controlled in Perchlorate Best Management Practices (BMP) regulations passed by the California Legislature. When you discard the Lithium battery in California, USA, please follow the related regulations in advance.

"Perchlorate Material-special handling may apply, see <a href="www.dtsc.ca.gov/hazardouswaste/perchlorate">www.dtsc.ca.gov/hazardouswaste/perchlorate</a>"

#### **AUSTRALIA ONLY**

Our goods come with guarantees that cannot be excluded under the Australian Consumer Law. You are entitled to a replacement or refund for a major failure and compensation for any other reasonably foreseeable loss or damage caused by our goods. You are also entitled to have the goods repaired or replaced if the goods fail to be of acceptable quality and the failure does not amount to a major failure. If you require assistance please call ASRock Rack Tel: +886-2-55599600 ext.123 (Standard International call charges apply)

Licensee's specific rights may vary from country to country.



This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- (1) this device may not cause harmful interference, and
- (2) this device must accept any interference received, including interference that may cause undesired operation.

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following

#### measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

# $C \in$

ASRock Rack INC. hereby declares that this device is in compliance with the essential requirements and other relevant provisions of related Directives. Full text of EU declaration of conformity is available at: http://www.asrockrack.com

ASRock Rack follows the green design concept to design and manufacture our products, and makes sure that each stage of the product life cycle of ASRock Rack product is in line with global environmental regulations. In addition, ASRock Rack disclose the relevant information based on regulation requirements.

Please refer to <a href="https://www.asrockrack.com/general/about.asp?cat=Responsibility">https://www.asrockrack.com/general/about.asp?cat=Responsibility</a> for information disclosure based on regulation requirements ASRock Rack is complied with.



ASRock Rack INC. hereby declares that this device is in compliance with the essential requirements and other relevant provisions of related UKCA Directives. Full text of UKCA declaration of conformity is available at: http://www.asrockrack.com



DO NOT throw the motherboard in municipal waste. This product has been designed to enable proper reuse of parts and recycling. This symbol of the crossed out wheeled bin indicates that the product (electrical and electronic equipment) should not be placed in municipal waste. Check local regulations for disposal of electronic products.

# Contents

| Chap  | ter 1 Introduction                     | 1  |
|-------|----------------------------------------|----|
| 1.1   | Package Contents                       | 1  |
| 1.2   | Specifications                         | 2  |
| 1.3   | Unique Features                        | 5  |
| 1.4   | Motherboard Layout                     | 6  |
| 1.5   | Onboard LED Indicators                 | 10 |
| 1.6   | I/O Panel                              | 12 |
| 1.7   | Block Diagram                          | 13 |
| Chap  | ter 2 Installation                     | 14 |
| 2.1   | Screw Holes                            | 14 |
| 2.2   | Pre-installation Precautions           | 14 |
| 2.3   | Installing the CPU and Heatsink        | 15 |
| 2.4   | Installing Memory Modules (DIMM)       | 22 |
| 2.4.1 | Memory Support                         | 22 |
| 2.4.2 | Mixing of DIMM Types                   | 23 |
| 2.4.3 | DIMM Population for DDR5               | 24 |
| 2.4.4 | DIMM Population for DDR5 and CPS       | 27 |
| 2.5   | Expansion Slots (PCI Express Slots)    | 31 |
| 2.6   | Jumper Setup                           | 32 |
| 2.7   | Onboard Headers and Connectors         | 33 |
| 2.8   | Unit Identification purpose LED/Switch | 54 |
| 2.9   | Dr. Debug                              | 55 |
| 2.10  | M.2 SSD Module Installation Guide      | 61 |

| Chap   | ter 3 UEFI Setup Utility        | 63 |
|--------|---------------------------------|----|
| 3.1    | Introduction                    | 63 |
| 3.1.1  | UEFI Menu Bar                   | 63 |
| 3.1.2  | Navigation Keys                 | 64 |
| 3.2    | Main Screen                     | 65 |
| 3.2.1  | Motherboard Information         | 66 |
| 3.2.2  | Processor Information           | 66 |
| 3.2.3  | Memory Information              | 67 |
| 3.3    | Advanced Screen                 | 68 |
| 3.3.1  | CPU Configuration               | 69 |
| 3.3.2  | Platform Power Configuration    | 71 |
| 3.3.3  | DRAM Configuration              | 74 |
| 3.3.4  | Chipset Configuration           | 75 |
| 3.3.5  | Storage Configuration           | 78 |
| 3.3.6  | NVMe Configuration              | 80 |
| 3.3.7  | ACPI Configuration              | 81 |
| 3.3.8  | USB Configuration               | 82 |
| 3.3.9  | Super IO Configuration          | 83 |
| 3.3.10 | Serial Port Console Redirection | 84 |
| 3.3.11 | H/W Monitor                     | 87 |
| 3.3.12 | Runtime Error Logging           | 88 |
| 3.3.13 | Intel SPS Configuration         | 90 |
| 3.3.14 | Network Stack Configuration     | 91 |
| 3.3.15 | Intel VMD technology            | 92 |

| 3.3.16 | Tls Auth Configuration                | 93  |
|--------|---------------------------------------|-----|
| 3.3.17 | Instant Flash                         | 94  |
| 3.4    | Server Mgmt                           | 95  |
| 3.4.1  | BMC Network Configuration             | 97  |
| 3.4.2  | DNS Configuration                     | 99  |
| 3.4.3  | System Event Log                      | 101 |
| 3.4.4  | BMC Tools                             | 102 |
| 3.5    | Event Logs                            | 103 |
| 3.6    | Security                              | 104 |
| 3.6.1  | Expert Key Management                 | 105 |
| 3.7    | Boot Screen                           | 109 |
| 3.8    | Exit Screen                           | 110 |
| Chap   | ter 4 Software Support                | 111 |
| 4.1    | Download and Install Operating System | 111 |
| 4.2    | Download and Install Software Drivers | 111 |
| 4.3    | Contact Information                   | 111 |
| Chap   | ter 5 Troubleshooting                 | 112 |
| 5.1    | Troubleshooting Procedures            | 112 |
| 5.2    | Technical Support Procedures          | 114 |
| 5.3    | Returning Merchandise for Service     | 114 |
|        |                                       |     |

# English

# **Chapter 1 Introduction**

Thank you for purchasing ASRock Rack *SP2C741D32TM3* motherboard, a reliable motherboard produced under ASRock Rack's consistently stringent quality control. It delivers excellent performance with robust design conforming to ASRock Rack's commitment to quality and endurance.

In this manual, chapter 1 and 2 contains introduction of the motherboard and step-by-step guide to the hardware installation. Chapter 3 and 4 contains the configuration guide to BIOS setup and information of the software support.



Because the motherboard specifications and the BIOS software might be updated, the content of this manual will be subject to change without notice. In case any modifications of this manual occur, the updated version will be available on ASRock Rack website without further notice. Find the latest memory and CPU support lists on ASRock Rack website as well. ASRock Rack's Website: <a href="https://www.ASRockRack.com">www.ASRockRack.com</a>

Please visit the website for more information about the using model. http://www.asrockrack.com/support/

# 1.1 Package Contents

- ASRock Rack SP2C741D32TM3 motherboard (Proprietary form factor: 18.87-in x 16.85-in)
- · Quick installation guide
- · 2 x screws for M.2 sockets
- 4 x CPU Non-Fabric carriers (2xE1A, 2xE1B)



If any items are missing or appear damaged, contact the authorized dealer.

# 1.2 Specifications

| ·                                                                           |                                                                                   |  |  |  |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|
| SP2C741D32TM3                                                               |                                                                                   |  |  |  |
| Physical Status Physical Status                                             |                                                                                   |  |  |  |
| Form Factor                                                                 | Proprietary                                                                       |  |  |  |
| Dimension                                                                   | 18.87" x 16.85" (479.30 x 427.99mm)                                               |  |  |  |
| Processor System                                                            |                                                                                   |  |  |  |
| CPU                                                                         | Supports 5 <sup>th</sup> and 4 <sup>th</sup> Gen Intel® Xeon® Scalable Processors |  |  |  |
| Socket                                                                      | 1+1 Socket E (LGA4677)                                                            |  |  |  |
| Thermal Design                                                              | 350W                                                                              |  |  |  |
| Power                                                                       |                                                                                   |  |  |  |
| Chipset                                                                     | Intel® C741                                                                       |  |  |  |
| System Memory                                                               |                                                                                   |  |  |  |
| Supported DIMM                                                              | 16+16 DIMM slots (2DPC)                                                           |  |  |  |
| Quantity                                                                    |                                                                                   |  |  |  |
| Supported Type                                                              | 288-pin DDR5 RDIMM/RDIMM-3DS                                                      |  |  |  |
| Max. Capacity per                                                           | RDIMM: 96GB                                                                       |  |  |  |
| DIMM                                                                        | RDIMM-3DS: 2H- 128 GB/ 4H- 256 GB                                                 |  |  |  |
| Max. DIMM 5600 MT/s (1DPC) / 4400 MT/s (2DPC) on 5 <sup>th</sup> Gen Intel® |                                                                                   |  |  |  |
| Frequency                                                                   | Xeon* Scalable Processors                                                         |  |  |  |
| 4800 MT/s (1DPC) / 4400 MT/s (2DPC) on 4 <sup>th</sup> Gen Inte             |                                                                                   |  |  |  |
|                                                                             | Xeon® Scalable Processors                                                         |  |  |  |
| Voltage                                                                     | 1.1V                                                                              |  |  |  |
| Note: Memory support is                                                     | to be validated                                                                   |  |  |  |
| PCIe Expansion Slot                                                         | ts                                                                                |  |  |  |
| SLOT1                                                                       | Gen Z 4C (PCIe5.0 / CXL1.1 x16) [CPU1]                                            |  |  |  |
| SLOT2 Gen Z 4C (PCIe5.0 / CXL1.1 x16) [CPU2]                                |                                                                                   |  |  |  |
| Other PCIe Expansion Connectors                                             |                                                                                   |  |  |  |
| M.2                                                                         | 2 M-key (PCIe4.0 x4), supports 22110/2280 form factor [CPU2]                      |  |  |  |
| MCIO                                                                        | 6 MCIO (PCIe5.0 x8) [CPU2]                                                        |  |  |  |
|                                                                             | 6 MCIO (PCIe5.0 x8) [CPU1]                                                        |  |  |  |
| SATA/SAS Storage                                                            |                                                                                   |  |  |  |
| PCH Built-in                                                                | Intel® C741 (8 SATA 6Gb/s, support RAID 0/1/5/10):                                |  |  |  |
| Storage                                                                     | 1 Slimline for 8 SATA                                                             |  |  |  |
| Ethernet                                                                    |                                                                                   |  |  |  |
| OCP Slot                                                                    | 1 OCP NIC 3.0 (PCIe5.0 x16) [CPU2]                                                |  |  |  |
|                                                                             | 1 OCP NIC 3.0 (PCIe5.0 x16) [CPU1]                                                |  |  |  |
| Graphics                                                                    |                                                                                   |  |  |  |
| Controller                                                                  | ASPEED AST2600:                                                                   |  |  |  |
|                                                                             | 1 Mini-DP (DP/Mini-DP), 1 header (VGA)                                            |  |  |  |
| Rear I/O                                                                    |                                                                                   |  |  |  |
| TIID D 44 /I ED                                                             | LITTED LOS ALDER                                                                  |  |  |  |
| UID Button/LED<br>VGA                                                       | 1 UID button w/ LED 1 Mini-DP (DP/Mini_DP)                                        |  |  |  |

| USB                                                                                  | 2 Type-A (USB3.2 Gen1)                                         |  |  |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| RJ45 1 RJ45 (COM), 1 dedicated IPMI                                                  |                                                                |  |  |  |
| Hardware Monitor                                                                     |                                                                |  |  |  |
| Temperature CPU, PCH, MB, Card Side Temperature Sensing                              |                                                                |  |  |  |
| Fan                                                                                  | Fan Tachometer                                                 |  |  |  |
| 1 411                                                                                | CPU Quiet Fan (Allow Chassis Fan Speed Auto-Adjust by          |  |  |  |
|                                                                                      |                                                                |  |  |  |
|                                                                                      | CPU Temperature)                                               |  |  |  |
| 77.1.                                                                                | Fan Multi-Speed Control                                        |  |  |  |
| Voltage                                                                              | 1.05V_PCH, 1.8V_PCH, +BAT, PVNN_PCH, 3.3V, 5V, 12V,            |  |  |  |
| 2                                                                                    | 3.3VSB, 5VSB, 12V, +12VSB                                      |  |  |  |
| Server Management                                                                    | LODDED LODGE CO. TRUCKS OF LAWYING A LAW IN                    |  |  |  |
| BMC Controller                                                                       | ASPEED AST2600: IPMI2.0 with iKVM and vMedia support           |  |  |  |
| IPMI Dedicated                                                                       | 1 RJ45 Dedicated IPMI LAN port by Realtek RTL8211F             |  |  |  |
| GLAN                                                                                 |                                                                |  |  |  |
| System BIOS                                                                          | LANGUAGO CARANTA ANA LA NOVA                                   |  |  |  |
| Туре                                                                                 | AMI UEFI BIOS; 512Mb SPI Flash ROM                             |  |  |  |
| Features                                                                             | Plug and Play, ACPI 4.0 and above compliance wake up events,   |  |  |  |
|                                                                                      | SMBIOS 3.4 and above , ASRock Rack Instant Flash               |  |  |  |
| Internal Connectors                                                                  |                                                                |  |  |  |
| PSU Connectors                                                                       | 2 (CRPS IN +12V/+12VSB, max. 2700W)                            |  |  |  |
| Other Power                                                                          | 4 (2x4 pin, 12V) for PCIe cards, 2 (2x3 pin, 12V) for HSBP,    |  |  |  |
| Connectors                                                                           | (2x3 pin, 3.3VSB, 3.3V, 12V) for MCIO                          |  |  |  |
| Auxiliary Panel                                                                      | 1 (18-pin): chassis intrusion, system fault LED, locate, SMBus |  |  |  |
| Header                                                                               | 1 (26-pin): System fault LED, locate, SMBus, power switch,     |  |  |  |
|                                                                                      | reset switch, system power LED                                 |  |  |  |
| System Panel                                                                         | 1 (9-pin): power switch, reset switch, system power LED, HDD   |  |  |  |
| Header                                                                               | activity LED                                                   |  |  |  |
| NMI Header                                                                           | 1                                                              |  |  |  |
| VGA Header                                                                           | 1 (15-pin)                                                     |  |  |  |
| Fan Headers                                                                          | 8 (4pin) for 2U system, 8 (6pin) for 1U system                 |  |  |  |
| TPM Header                                                                           | 1 (13-pin, SPI)                                                |  |  |  |
| VROC Header                                                                          | 1                                                              |  |  |  |
| HSBP                                                                                 | 2                                                              |  |  |  |
| SMbus Header                                                                         | 1                                                              |  |  |  |
| Speaker                                                                              | 1                                                              |  |  |  |
| Clear CMOS                                                                           | 1 (contact pads)                                               |  |  |  |
| USB 3.2 (Gen1) 1 header (19-pin, 2 USB3.1 Gen1), 1 header (26-pin, 1 USB 3.2 (Gen1)) |                                                                |  |  |  |
| Header                                                                               | Genl)                                                          |  |  |  |
| USB 2.0 Header                                                                       | 1 header (26-pin, 2 USB2.0)                                    |  |  |  |
| LED Indicators                                                                       |                                                                |  |  |  |
| Standby Power                                                                        | 1 (5VSB)                                                       |  |  |  |
| LED                                                                                  |                                                                |  |  |  |
| 80 Debug Port LED                                                                    | 1                                                              |  |  |  |
| Fan Fail LED                                                                         | 8                                                              |  |  |  |
|                                                                                      |                                                                |  |  |  |

| BMC Heartbeat | 1                                                             |
|---------------|---------------------------------------------------------------|
| LED           |                                                               |
| Support OS    |                                                               |
| OS            | Microsoft® Windows®                                           |
|               | - Server 2022(64 bit)                                         |
|               | Linux°                                                        |
|               | - Red Hat Enterprise Linux Server 8.4(64bit) / 8.5(64bit) /   |
|               | 9.1(64bit)                                                    |
|               | - SUSE Enterprise Linux Server 15 SP3(64bit)                  |
|               | - Ubuntu 21.10(64bit), 22.04(64bit)                           |
|               | Hypervisor                                                    |
|               | - VMWare* ESXi 7.0 U3g / 8.0                                  |
|               | * On the Ubuntu system is not support Raid mode.              |
|               | * Please refer to our website for the latest OS support list. |
| Enviroment    |                                                               |
| Operating     | 10 - 35°C (50 - 95 degF)                                      |
| temperature   |                                                               |
| Non-operating | -40 - 70°C (-40 - 158degF)                                    |
| temperature   |                                                               |

NOTE: Please refer to the website for the latest specifications.



If installing Intel $^{st}$  LAN utility or Marvell SATA utility, this motherboard may fail Windows $^{st}$  Hardware Quality Lab (WHQL) certification tests. If installing the drivers only, it will pass the WHQL tests.

# 1.3 Unique Features

ASRock Rack Instant Flash is a BIOS flash utility embedded in Flash ROM. This convenient BIOS update tool allows user to update system BIOS without entering operating systems first like MS-DOS or Windows. With this utility, press the <F6> key during the POST or the <F2> key to enter into the BIOS setup menu to access ASRock Rack Instant Flash. Just launch this tool and save the new BIOS file to the USB flash drive, floppy disk or hard drive, then update the BIOS only in a few clicks without preparing an additional floppy diskette or other complicated flash utility. Please be noted that the USB flash drive or hard drive must use FAT32/16/12 file system.

# 1.4 Motherboard Layout



| No. | Description                                           |
|-----|-------------------------------------------------------|
| 1   | Non Maskable Interrupt Button (NMI_BTN1)              |
| 2   | Flash Override Jumper (FLASH_SEC_OVERRIDE1)           |
| 3   | Chassis Intrusion Header (CASEOPEN1)                  |
| 4   | TPM-SPI Header (TPM_BIOS_PH1)                         |
| 5   | OCP 3.0 Gen5 x16 Mezzanine Card Slot (OCP2)           |
| 6   | M.2 Socket (M2_1) (Type 2280/22110)                   |
| 7   | M.2 Socket (M2_2) (Type 2280/22110)                   |
| 8   | Backplane PCI Express Hot-Plug Connector (CPU1_HSBP1) |
| 9   | Front VGA Header (FRNT_VGA1)                          |
| 10  | Backplane PCI Express Hot-Plug Connector (CPU2_HSBP1) |
| 11  | PSU Power Connector (PSU_CON2)                        |
| 12  | Mini Cool Edge IO Connector (MCIO11)                  |
| 13  | Mini Cool Edge IO Power Connector (MCIO_PWR2)         |
| 14  | Auxiliary Panel Header (AUX_PANEL1)                   |
| 15  | HDD Power Connector (HDD_PWR2)                        |
| 16  | Mini Cool Edge IO Connector (MCIO12)                  |
| 17  | PCI Express 5.0 x16 Slot (PCIE2)                      |
| 18  | 2 x 288-pin DDR5 DIMM Slots (DDR5_K1, DDR5_L1)*       |
| 19  | 2 x 288-pin DDR5 DIMM Slots (DDR5_K2, DDR5_L2)*       |
| 20  | System Panel Header (PANEL1)                          |
| 21  | GPU Power Connector (GPU_PWR4)                        |
| 22  | Auxiliary Panel Header (AUX_PANEL2)                   |
| 23  | GPU Power Connector (GPU_PWR3)                        |
| 24  | Mini Cool Edge IO Connector (MCIO8)                   |
| 25  | System Fan Connector (FAN7_1) (for 1U system)         |
| 26  | 2 x 288-pin DDR5 DIMM Slots (DDR5_I1, DDR5_J1)*       |
| 27  | Mini Cool Edge IO Connector (MCIO7)                   |
| 28  | System Fan Connector (FAN6_1) (for 1U system)         |
| 29  | System Fan Connector (FAN8) (for 2U system)           |
| 30  | System Fan Connector (FAN7) (for 2U system)           |
| 31  | 2 x 288-pin DDR5 DIMM Slots (DDR5_I2, DDR5_J2)*       |
| 32  | PWM Configuration Header (PWM_CFG2)                   |
| 33  | HDD Backplane Power Connector (HSBP_PWR1)             |
| 34  | LGA 4677 CPU Socket (CPU2)                            |

| No. | Description                                     |
|-----|-------------------------------------------------|
| 35  | 2 x 288-pin DDR5 DIMM Slots (DDR5_M2, DDR5_N2)* |
| 36  | System Fan Connector (FAN6) (for 2U system)     |
| 37  | System Fan Connector (FAN5) (for 2U system)     |
| 38  | Mini Cool Edge IO Connector (MCIO6)             |
| 39  | 2 x 288-pin DDR5 DIMM Slots (DDR5_M1, DDR5_N1)* |
| 40  | System Fan Connector (FAN5_1) (for 1U system)   |
| 41  | 2 x 288-pin DDR5 DIMM Slots (DDR5_O2, DDR5_P2)* |
| 42  | Mini Cool Edge IO Connector (MCIO5)             |
| 43  | 2 x 288-pin DDR5 DIMM Slots (DDR5_O1, DDR5_P1)* |
| 44  | System Fan Connector (FAN4_1) (for 1U system)   |
| 45  | System Fan Connector (FAN3_1) (for 1U system)   |
| 46  | 2 x 288-pin DDR5 DIMM Slots (DDR5_C1, DDR5_D1)* |
| 47  | Mini Cool Edge IO Connector (MCIO4)             |
| 48  | 2 x 288-pin DDR5 DIMM Slots (DDR5_C2, DDR5_D2)* |
| 49  | System Fan Connector (FAN2_1) (for 1U system)   |
| 50  | 2 x 288-pin DDR5 DIMM Slots (DDR5_A1, DDR5_B1)* |
| 51  | Mini Cool Edge IO Connector (MCIO3)             |
| 52  | System Fan Connector (FAN4) (for 2U system)     |
| 53  | System Fan Connector (FAN3) (for 2U system)     |
| 54  | 2 x 288-pin DDR5 DIMM Slots (DDR5_A2, DDR5_B2)* |
| 55  | PWM Configuration Header (PWM_CFG1)             |
| 56  | HDD Backplane Power Connector (HSBP_PWR2)       |
| 57  | LGA 4677 CPU Socket (CPU1)                      |
| 58  | 2 x 288-pin DDR5 DIMM Slots (DDR5_E2, DDR5_F2)* |
| 59  | System Fan Connector (FAN2) (for 2U system)     |
| 60  | System Fan Connector (FAN1) (for 2U system)     |
| 61  | Mini Cool Edge IO Connector (MCIO2)             |
| 62  | 2 x 288-pin DDR5 DIMM Slots (DDR5_E1, DDR5_F1)* |
| 63  | System Fan Connector (FAN1_1) (for 1U system)   |
| 64  | Mini Cool Edge IO Connector (MCIO1)             |
| 65  | GPU Power Connector (GPU_PWR2)                  |
| 66  | System Fan Connector (FAN8_1) (for 1U system)   |
| 67  | GPU Power Connector (GPU_PWR1)                  |
| 68  | 2 x 288-pin DDR5 DIMM Slots (DDR5_G2, DDR5_H2)* |

|      | No. | Description                                     |
|------|-----|-------------------------------------------------|
|      | 69  | 2 x 288-pin DDR5 DIMM Slots (DDR5_G1, DDR5_H1)* |
|      | 70  | PCI Express 5.0 x16 Slot (PCIE1)                |
|      | 71  | Mini Cool Edge IO Connector (MCIO9)             |
|      | 72  | Mini Cool Edge IO Power Connector (MCIO_PWR1)   |
|      | 73  | Front USB 3.2 Gen1 Header (USB3_1)              |
|      | 74  | HDD Power Connector (HDD_PWR1)                  |
|      | 75  | Front USB 3.2 Gen1 Header (USB3_2)              |
|      | 76  | PSU Power Connector (PSU_CON1)                  |
|      | 77  | BMC SMBus Header (BMC_SMB1)                     |
|      | 78  | Mini Cool Edge IO Connector (MCIO10)            |
|      | 79  | SATA Connector (SATA_0)                         |
|      | 80  | Clear CMOS Pad (CLRMOS1)                        |
|      | 81  | OCP 3.0 Gen5 x16 Mezzanine Card Slot (OCP1)     |
|      | 82  | ME Recovery Jumper (ME_RECOVERY1)               |
|      | 83  | Password Reset Jumper (PASSWORD_CLEAR1)         |
|      | 84  | Virtual RAID On CPU Header (RAID_1)             |
|      | 85  | BIOS Swap Override Jumper (BIOS_SWAP_OVERRIDE1) |
|      | 86  | Speaker Header (SPEAKER1)                       |
| v 77 |     |                                                 |

<sup>\*</sup>For DIMM installation and configuration instructions, please see p.22 (Installation of Memory Modules (DIMM)) for more details.

# 1.5 Onboard LED Indicators



| No. | ltem          | Status | Description        |
|-----|---------------|--------|--------------------|
| 1   | LED_SYS_FAULT | Red    | System failed      |
| 2   | LED_FAN7      | Red    | FAN7 failed        |
| 3   | LED_FAN6      | Red    | FAN6 failed        |
| 4   | LED_FAN5      | Red    | FAN5 failed        |
| 5   | LED_FAN4      | Red    | FAN4 failed        |
| 6   | LED_FAN3      | Red    | FAN3 failed        |
| 7   | LED_FAN2      | Red    | FAN2 failed        |
| 8   | LED_FAN1      | Red    | FAN1 failed        |
| 9   | LED_FAN8      | Red    | FAN8 failed        |
| 10  | LED_CATERR1   | Red    | CPU CATERR failed  |
| 11  | PLD_HB2       | Green  | FPGA heartbeat LED |
| 12  | SB_PWR1       | Green  | STB PWR ready      |
| 13  | BLED1         | Green  | BMC heartbeat LED  |

# 1.6 I/O Panel



| No. | Description                   | No. | Description                |
|-----|-------------------------------|-----|----------------------------|
| 1   | Mini Display Port (MINI_DP)   | 4   | LAN RJ-45 Port (IPMI_LAN)* |
| 2   | USB 3.2 Gen1 Ports (USB3_1_2) | 5   | UID Switch (UID1)          |
| 3   | RJ45 Serial Port (COM1)       |     |                            |

#### **LAN Port LED Indications**

\*There is an LED on each side of IPMI LAN port. Please refer to the table below for the LAN port LED indications.



#### IPMI LAN Port LED Indications

| Activity / Link LED |               | Speed LED          |                         |  |
|---------------------|---------------|--------------------|-------------------------|--|
| Status              | Description   | Status Description |                         |  |
| Off                 | No Link       | Off                | 10Mbps connection or no |  |
|                     |               |                    | link                    |  |
| Blinking Yellow     | Data Activity | Orange             | 100Mbps connection      |  |
| On                  | Link          | Green              | 1Gbps connection        |  |

# 1.7 Block Diagram



# **Chapter 2 Installation**

This is an Proprietary form factor (18.87" x 16.85") motherboard. Before installing the motherboard, study the configuration of the chassis to ensure that the motherboard fits into it.



Make sure to unplug the power cord before installing or removing the motherboard. Failure to do so may cause physical injuries t and damages to motherboard components.

## 2.1 Screw Holes

Place screws into the holes indicated by circles to secure the motherboard to the chassis.



Attention! Before installing this motherboard, be sure to unscrew and remove the standoff at the marked location, under the motherboard, from the chassis, in order to avoid electrical short circuit and damage to the motherboard.



Do not over-tighten the screws! Doing so may damage the motherboard.

### 2.2 Pre-installation Precautions

Take note of the following precautions before installing motherboard components or change any motherboard settings.

- 1. Unplug the power cord from the wall socket before touching any components.
- To avoid damaging the motherboard's components due to static electricity, NEVER place the motherboard directly on the carpet or the like. Also remember to use a grounded wrist strap or touch a safety grounded object before handling the components.
- 3. Hold components by the edges and do not touch the ICs.
- Whenever uninstall any component, place it on a grounded anti-static pad or in the bag that comes with the component.
- When placing screws into the screw holes to secure the motherboard to the chassis, please do not over-tighten the screws! Doing so may damage the motherboard.



Before installing or removing any component, ensure that the power is switched off or the power cord is detached from the power supply. Failure to do so may cause severe damage to the motherboard, peripherals, and/or components.

# 2.3 Installing the CPU and Heatsink



- $1. \ \ Unplug \ all \ power \ cables \ before \ installing \ the \ CPU.$
- 2. Illustration in this documentation are examples only.

#### Carrier Used

| Carrier Type   | Xeon® SP XCC | Xeon® SP MCC/LCC |
|----------------|--------------|------------------|
| Carrier Code   | E1A          | E1B              |
| Shim           | No           | Yes              |
| Carrier Height | 16.70mm      | 17.55mm          |

#### **XCC Carrier**



#### **MCC Carrier**



Follow the steps below to finish the CPU installation and please save the Socket Dust Cover when returning for service.





































# 2.4 Installing Memory Modules (DIMM)

This motherboard provides thirty-two 288-pin DDR5 (Double Data Rate 5) DIMM slots in two groups, and supports Dual Channel Memory Technology.

| CPU1                                           | CPU2                                           |
|------------------------------------------------|------------------------------------------------|
| DDR5_A1, B1, C1, D1, E1, F1, G1 H1 (Blue)      | DDR5_I1, J1, K1, L1, M1, N1, O1, P1<br>(Blue)  |
| DDR5_A2, B2, C2, D2, E2, F2, G2, H2<br>(Black) | DDR5_I2, J2, K2, L2, M2, N2, O2, P2<br>(Black) |



- It is not allowed to install a DDR, DDR2, DDR3 or DDR4 memory module into a DDR5 slot; otherwise, this motherboard and DIMM may be damaged.
- 2. For dual channel configuration, it always needs to install identical (the same brand, speed, size and chip-type) DDR5 DIMM pairs.
- 3. It is unable to activate Dual Channel Memory Technology with only one or three memory module installed.

# 2.4.1 Memory Support

# 4th Gen Intel® Xeon® Scalable Processors - SP

| T             | Ranks Per DIMM       |                      | l Density<br>I Capaci |       | Speed (MT/s); Voltage (V);<br>DIMM Per Channel (DPC) |      |  |  |
|---------------|----------------------|----------------------|-----------------------|-------|------------------------------------------------------|------|--|--|
| Type          | and Data Width       | DIMIN                | n Capaci              | ity   | 1DPC <sup>1</sup>                                    | 2DPC |  |  |
|               |                      | 16GB                 | $24GB^2$              | 32GB  | 1.                                                   | 1V   |  |  |
|               | SRx8 (RC D)          | 16GB                 | 24GB                  | NA    |                                                      |      |  |  |
|               | SRx4 (RC C)          | 32GB                 | 48GB                  | NA    |                                                      | 4400 |  |  |
| RDIMM         | SRx4 (RC F) 9x4      | 32GB                 | NA                    | NA    |                                                      |      |  |  |
| KDIMIM        | DRx8 (RC E)          | 32GB                 | 48GB                  | NA    | 4800                                                 |      |  |  |
|               | DRx4 (RC A)          | 64GB                 | 96GB                  | 128GB | 4800                                                 |      |  |  |
|               | DRx4 (RC B) 9x4      | 64GB                 | NA                    | NA    |                                                      |      |  |  |
| RDIMM-<br>3DS | (4R/8R) x4<br>(RC A) | 2H-128GB<br>4H-256GB | NA                    | NA    |                                                      |      |  |  |

Note1: 1DPC applies to 1 SPC or 2SPC implementations (SPC-Sockets Per Channel).

Note 2: 24GB XCC only w/ limited configs: 1DPC all DIMM types, 2DPC 96GB only. Only 8 and 16 DIMM configs, no fallbacks.

Note3: The memory speed will be 4800 MT/s 1DPC and 4400 MT/s 2DPC.

Note4: The table is for reference only.

# 5<sup>th</sup> Gen Intel® Xeon® Scalable Processors - SP

| Туре          | Ranks Per DIMM       |                     | l Densit<br>I Capaci |       | Speed (MT/s); Voltage (V);<br>DIMM Per Channel (DPC) |            |  |
|---------------|----------------------|---------------------|----------------------|-------|------------------------------------------------------|------------|--|
| .,,,,,        | and Data Width       |                     |                      |       | 1DPC <sup>1</sup>                                    | 2DPC       |  |
|               |                      | 16GB                | 24GB                 | 32GB  | 1.1                                                  | lV         |  |
|               | SRx8 (RC D)          | 16GB                | 24GB <sup>2</sup>    | NA    |                                                      |            |  |
|               | SRx4 (RC C)          | 32GB                | 48GB <sup>2</sup>    | NA    |                                                      | $4400^{3}$ |  |
| RDIMM         | SRx4 (RC F) 9x4      | NA                  | NA                   | NA    | 5600 <sup>3</sup>                                    |            |  |
| KUIIVIIVI     | DRx8 (RC E)          | 32GB                | 48GB <sup>2</sup>    | NA    | 3600                                                 |            |  |
|               | DRx4 (RC A)          | 64GB                | 96GB                 | 128GB |                                                      |            |  |
|               | DRx4 (RC B) 9x4      | NA                  | NA                   | NA    |                                                      |            |  |
| RDIMM-<br>3DS | (4R/8R) x4<br>(RC A) | H-128GB<br>4H-256GB | NA                   | NA    | 5600 <sup>4</sup>                                    |            |  |

Note1: 1DPC applies to 1 SPC or 2SPC implementations (SPC-Sockets Per Channel).

Note2: 24GB 2DPC not POR w/ 24GB and 48GM DIMMs.

Note3: DDR5-5600 RDIMMs will be limited to 5600 MT/s 1DPC and 4400 MT/s 2DPC. DDR5-4800 DIMMs will be limited to 4800 MT/s 1DPC and 4400 MT/s 2DPC.

Note4: DDR5-5600 DIMM are required for 5600 and 5200 1DPC speeds.

Note5: EE LCC DDR5 memory support POR is 16GB/24GB/32GB at 4400 for 1DPC and 2DPC.

Note6: The table is for reference only.

# 2.4.2 Mixing of DIMM Types

The following is the recommended memory population for mixing of DIMM types.

| DIMM Types        | RDIMM       | 3DS RDIMM   | 9x4 RDIMM   | Crow Pass<br>DIMM |
|-------------------|-------------|-------------|-------------|-------------------|
| RDIMM             | Allowed     | Not Allowed | Not Allowed | Allowed           |
| 3DS RDIMM         | Not Allowed | Allowed     | Not Allowed | Allowed           |
| 9x4 RDIMM         | Not Allowed | Not Allowed | Allowed     | Not Allowed       |
| Crow Pass<br>DIMM | Allowed     | Allowed     | Not Allowed | Not Allowed       |

# 2.4.3 DIMM Population for DDR5

The following is the recommended memory population for installing all volatile DDR5 memory modules, without mixing any Crow Pass DIMM (CPS).

### 1 CPU Configurations (DDR5)



The symbol V indicates the slot is populated.

# 2 CPU Configurations (DDR5)

|         |   |   |   |   |   |   | CPU1 |   |   |   |   |   |    |    |    |
|---------|---|---|---|---|---|---|------|---|---|---|---|---|----|----|----|
| DIMM(S) |   |   |   |   |   |   |      |   |   |   |   |   | 12 | 12 | 16 |
| A1      | V |   |   |   | V |   | V    | V | V |   | V | V | V  | V  | V  |
| A2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| B1      |   |   | V |   |   |   |      |   | V | V | V | V | V  | V  | V  |
| B2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| C1      |   |   |   |   |   | V | V    | V | V | V |   | V | V  | V  | V  |
| C2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| D1      |   |   |   |   |   |   |      | V |   | V | V | V | V  | V  | V  |
| D2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| E1      |   | V |   |   |   | V | V    | V | V | V |   | V | V  | V  | V  |
| E2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| F1      |   |   |   | V |   |   |      | V |   | V | V | V | V  | V  | V  |
| F2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| G1      |   |   |   |   | V |   | V    | V | V |   | V | V | V  | V  | V  |
| G2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| H1      |   |   |   |   |   |   |      |   | V | V | V | V | V  | V  | V  |
| H2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |

The symbol V indicates the slot is populated.

|         |   |   |   |   |   | ( | CPU2 |   |   |   |   |   |    |    |    |
|---------|---|---|---|---|---|---|------|---|---|---|---|---|----|----|----|
| DIMM(S) |   |   |   |   |   |   |      |   |   |   |   |   | 12 | 12 | 16 |
| I1      | V |   |   |   | V |   | V    | V | V |   | V | V | V  | V  | V  |
| I2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| J1      |   |   | V |   |   |   |      |   | V | V | V | V | V  | V  | V  |
| J2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| K1      |   |   |   |   |   | V | V    | V | V | V |   | V | V  | V  | V  |
| K2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| L1      |   |   |   |   |   |   |      | V |   | V | V | V | V  | V  | V  |
| L2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| M1      |   | V |   |   |   | V | V    | V | V | V |   | V | V  | V  | V  |
| M2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| N1      |   |   |   | V |   |   |      | V |   | V | V | V | V  | V  | V  |
| N2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |
| O1      |   |   |   |   | V |   | V    | V | V |   | V | V | V  | V  | V  |
| O2      |   |   |   |   |   |   |      |   |   |   |   |   | V  |    | V  |
| P1      |   |   |   |   |   |   |      |   | V | V | V | V | V  | V  | V  |
| P2      |   |   |   |   |   |   |      |   |   |   |   |   |    | V  | V  |

The symbol V indicates the slot is populated.

# 2.4.4 DIMM Population for DDR5 and CPS

The following is the recommended memory population for Crow Pass DIMM (CPS) memory modules with DDR5 DIMMs:

# 1 CPU Configuration (DDR5+CPS)

|                  |                      |                      | CPU1                 |                      |                      |                      |
|------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| DDR5<br>+<br>CPS | 4 DDR5<br>+<br>4 CPS | 6 DDR5<br>+<br>1 CPS | 8 DDR5<br>+<br>1 CPS | 8 DDR5<br>+<br>4 CPS | 8 DDR5<br>+<br>4 CPS | 8 DDR5<br>+<br>8 CPS |
| A1               | CPS                  | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| A2               |                      |                      |                      | CPS                  |                      | CPS                  |
| B1               | DDR5                 | CPS                  | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| B2               |                      |                      |                      |                      | CPS                  | CPS                  |
| C1               | CPS                  | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| C2               |                      |                      |                      | CPS                  |                      | CPS                  |
| D1               | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| D2               |                      |                      | CPS                  |                      | CPS                  | CPS                  |
| E1               | CPS                  | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| E2               |                      |                      |                      | CPS                  |                      | CPS                  |
| F1               | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| F2               |                      |                      |                      |                      | CPS                  | CPS                  |
| G1               | CPS                  | DDR5                 | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| G2               |                      |                      |                      | CPS                  |                      | CPS                  |
| H1               | DDR5                 |                      | DDR5                 | DDR5                 | DDR5                 | DDR5                 |
| H2               |                      |                      |                      |                      | CPS                  | CPS                  |

# 2 CPU Configuration (DDR5+CPS)

|                  |                      |                       | CPU1                  |                       |                       |                        |
|------------------|----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------------|
| DDR5<br>+<br>CPS | 8 DDR5<br>+<br>8 CPS | 12 DDR5<br>+<br>2 CPS | 16 DDR5<br>+<br>2 CPS | 16 DDR5<br>+<br>8 CPS | 16 DDR5<br>+<br>8 CPS | 16 DDR5<br>+<br>16 CPS |
| A1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| A2               |                      |                       |                       | CPS                   |                       | CPS                    |
| B1               | DDR5                 | CPS                   | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| B2               |                      |                       |                       |                       | CPS                   | CPS                    |
| C1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| C2               |                      |                       |                       | CPS                   |                       | CPS                    |
| D1               | DDR5                 | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| D2               |                      |                       | CPS                   |                       | CPS                   | CPS                    |
| E1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| E2               |                      |                       |                       | CPS                   |                       | CPS                    |
| F1               | DDR5                 | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| F2               |                      |                       |                       |                       | CPS                   | CPS                    |
| G1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| G2               |                      |                       |                       | CPS                   |                       | CPS                    |
| H1               | DDR5                 |                       | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| H2               |                      |                       |                       |                       | CPS                   | CPS                    |

|                  |                      |                       | CPU2                  |                       |                       |                        |
|------------------|----------------------|-----------------------|-----------------------|-----------------------|-----------------------|------------------------|
| DDR5<br>+<br>CPS | 8 DDR5<br>+<br>8 CPS | 12 DDR5<br>+<br>2 CPS | 16 DDR5<br>+<br>2 CPS | 16 DDR5<br>+<br>8 CPS | 16 DDR5<br>+<br>8 CPS | 16 DDR5<br>+<br>16 CPS |
| I1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| I2               |                      |                       |                       | CPS                   |                       | CPS                    |
| J1               | DDR5                 | CPS                   | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| J2               |                      |                       |                       |                       | CPS                   | CPS                    |
| K1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| K2               |                      |                       |                       | CPS                   |                       | CPS                    |
| L1               | DDR5                 | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| L2               |                      |                       | CPS                   |                       | CPS                   | CPS                    |
| M1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| M2               |                      |                       |                       | CPS                   |                       | CPS                    |
| N1               | DDR5                 | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| N2               |                      |                       |                       |                       | CPS                   | CPS                    |
| O1               | CPS                  | DDR5                  | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| O2               |                      |                       |                       | CPS                   |                       | CPS                    |
| P1               | DDR5                 |                       | DDR5                  | DDR5                  | DDR5                  | DDR5                   |
| P2               |                      |                       |                       |                       | CPS                   | CPS                    |



### 2.5 Expansion Slots (PCI Express Slots)

There are 2 PCI Express slots on this motherboard.

#### PCIE slots:

PCIE1 (PCIE 5.0 x16 slot, from CPU1) is used for PCI Express x16 lane width cards. PCIE2 (PCIE 5.0 x16 slot, from CPU2) is used for PCI Express x16 lane width cards.

| Slot  | Generation | Mechanical | Electrical | Source |
|-------|------------|------------|------------|--------|
| PCIE1 | 5.0        | x16        | x16        | CPU1   |
| PCIE2 | 5.0        | x16        | x16        | CPU2   |

#### Installing an expansion card

- Step 1. Before installing an expansion card, please make sure that the power supply is switched off or the power cord is unplugged. Please read the documentation of the expansion card and make necessary hardware settings for the card before starting the installation.
- Step 2. Remove the system unit cover (if the motherboard is already installed in a chassis).
- Step 3. Remove the bracket facing the slot that intending to use. Keep the screws for later use.
- Step 4. Align the card connector with the slot and press firmly until the card is completely seated on the slot.
- Step 5. Fasten the card to the chassis with screws.
- Step 6. Replace the system cover.

### 2.6 Jumper Setup

The illustration shows how jumpers are setup. When the jumper cap is placed on the pins, the jumper is "Short". If no jumper cap is placed on the pins, the jumper is "Open". The illustration shows a 3-pin jumper whose pin1 and pin2 are "Short" when a jumper cap is placed on these 2 pins.



ME Recovery Jumper (3-pin ME\_RECOVERY1) (see p.6, No. 80)



Normal (Default)



ME Force Update

The illustration shows how jumpers are setup. When the jumper cap is placed on the pins, the jumper is "Short". If no jumper cap is placed on the pins, the jumper is "Open".



Flash Override Jumper (FLASH\_SEC\_OVER-RIDE1) (see p.6, No. 2) 1\_2

2-pin Jumper

Open: Enable FLASH Security (Default)

Short: Disable FLASH Security

Password Reset Jumper (2-pin PASSWORD\_ CLEAR1) (see p.6, No. 81) 1\_2 2-pin Jumper Open: Password Clear Short: Normal Mode (Default)

BIOS Swap Override Jumper (BIOS\_SWAP\_OVER-RIDE1) (see p.6, No. 83)

1\_2 • • • • 2-pin Jumper Open: Disable Override (Default) Short: Enable Override

# Enalish

#### 2.7 Onboard Headers and Connectors



Onboard headers and connectors are NOT jumpers. Do NOT place jumper caps over these headers and connectors. Placing jumper caps over the headers and connectors will cause permanent damage to the motherboard.

System Panel Header (9-pin PANEL1) (see p.6, No. 20)



Connect the power switch, reset switch and system status indicator on the chassis to this header according to the pin assignments. Particularly note the positive and negative pins before connecting the cables



#### PWRBTN (Power Switch):

Connect to the power switch on the chassis front panel. Configure the way to turn off thesystem using the power switch.

#### RESET (Reset Switch):

Connect to the reset switch on the chassis front panel. Press the reset switch to restart the computer if the computer freezes and fails to perform a normal restart.

#### PLED (System Power LED):

Connect to the power status indicator on the chassis front panel. The LED is on when the system is operating. The LED is off when the system is in S4 sleep state or powered off (S5).

#### HDLED (Hard Drive Activity LED):

Connect to the hard drive activity LED on the chassis front panel. The LED is on when the hard drive is reading or writing data.

The front panel design may differ by chassis. A front panel module mainly consists of power switch, reset switch, power LED, hard drive activity LED, speaker and etc. When connecting the chassis front panel module to this header, make sure the wire assignments and the pin assignments are matched correctly.

Auxiliary Panel Header (18-pin AUX PANEL2) (see p.6, No. 22)



This header supports multiple functions on the front panel, including the front panel SMB, internet status indicator and chassis intrusion pin.



#### A. Front panel SMBus connecting pin (6-1 pin FPSMB)

This header allows user to connect SMBus (System Management Bus) equipment. It can be used for communication between peripheral equipment in the system, which has slower transmission rates, and power management equipment.

#### B. Reserved pin (4-pin RSVD)

These 4-pin are reserved for specified reosurce or device using.

#### C. Chassis intrusion pin (2-pin CHASSIS)

This header is provided for host computer chassis with chassis intrusion detection designs. In addition, it must also work with external detection equipment, such as a chassis intrusion detection sensor or a microswitch. When this function is activated, if any chassis component movement occurs, the sensor will immediately detect it and send a signal to this header, and the system will then record this chassis intrusion event. The default setting is set to the CASEOPEN and GND pin; this function is off.

#### D. Locator LED (4-pin LOCATOR)

This header is for the locator switch and LED on the front panel.

### E. System Fault LED (2-pin LOCATOR)

This header is for the Fault LED on the system.

Front VGA Header (15-pin FRNT\_VGA1) (see p.6, No. 9)



Please connect either end of VGA\_2X8 cable to VGA header.

Enalish

Auxiliary Panel Header (26-pin AUX\_PANEL1) (see p.6, No. 14)



| AUX_PANEL1 |                   |  |  |
|------------|-------------------|--|--|
| PIN        | NET               |  |  |
| 1          | +3VSB             |  |  |
| 2          | +3VSB             |  |  |
| 3          | N/A               |  |  |
| 4          | LOCATORLED+       |  |  |
| 5          | PLED-             |  |  |
| 6          | LOCATORLED-       |  |  |
| 7          | +3V               |  |  |
| 8          | N/A               |  |  |
| 9          | System Fault LED- |  |  |
| 10         | HDLED-            |  |  |
| 11         | PWRBTN#           |  |  |
| 12         | N/A               |  |  |
| 13         | GND               |  |  |
| 14         | N/A               |  |  |
| 15         | RESET#            |  |  |
| 16         | SMB_DATA          |  |  |
| 17         | SMB_CLK           |  |  |
| 18         | GND               |  |  |
| 19         | LOCATORBTN#       |  |  |
| 20         | N/A               |  |  |
| 21         | N/A               |  |  |
| 22         | N/A               |  |  |
| 23         | N/A               |  |  |

This header supports multiple functions on the front panel, including front panel SMB, internet status indicator.

Backplane PCI Express Hot-Plug Connectors (5-pin CPU1\_ HSBP1) (see p.6, No. 8) (5-pin CPU2\_ HSBP1) (see p.6, No. 10)

24

25

26



N/A

GND

These headers are used for the hot plug feature of HDDs on the backplane.

BMC SMB Headers (5-pin BMC\_SMB1) (see p.6, No. 77)



These headers are used for the SM BUS devices.

Front USB 3.2 Gen1 Header (26-pin USB3\_1) (see p.6, No. 73)



| USB3_1 |               |  |  |  |
|--------|---------------|--|--|--|
| PIN    | NET           |  |  |  |
| 1      | Vbus          |  |  |  |
| 2      | Vbus          |  |  |  |
| 3      | Vbus          |  |  |  |
| 4      | Vbus          |  |  |  |
| 5      | Vbus          |  |  |  |
| 6      | Vbus          |  |  |  |
| 7      | GND           |  |  |  |
| 8      | GND           |  |  |  |
| 9      | GND           |  |  |  |
| 10     | GND           |  |  |  |
| 11     | GND           |  |  |  |
| 12     | GND           |  |  |  |
| 13     | GND           |  |  |  |
| 14     | GND           |  |  |  |
| 15     | INTA PA SSRX- |  |  |  |
| 16     | INTA_PA_SSRX+ |  |  |  |
| 17     | GND           |  |  |  |
| 18     | INTA_PA_SSTX- |  |  |  |
| 19     | INTA PA SSTX+ |  |  |  |
| 20     | GND           |  |  |  |
| 21     | IntA_PA_D-    |  |  |  |
| 22     | IntA PA D+    |  |  |  |
| 23     | GND           |  |  |  |
| 24     | IntA_PB_D-    |  |  |  |
| 25     | IntA_PB_D+    |  |  |  |
| 26     | GND           |  |  |  |

Besides four default USB 3.2 Gen1 ports on the I/O panel, there are two USB 3.2 Gen1 headers on this motherboard. Each USB 3.2 Gen1 header can support two USB 3.2 Gen1 ports.

PWM Configuration Header (3-pin PWM\_CFG1) (see p.6, No. 55) (3-pin PWM\_CFG2) (see p.6, No. 32)



The header is used for PWM configurations.

Non Maskable Interrupt Button Header (NMI\_BTN1) (see p.6, No. 1)



Please connect a NMI device to this header.

Chassis Intrusion Header (2-pin CASEOPEN1) (see p.6, No. 3)



This motherboard supports CASE OPEN detection feature that detects if the chassis cover has been removed. This feature requires a chassis with chassis intrusion detection design.

TPM-SPI Header (13-pin TPM\_BIOS\_PH1) (see p.6, No. 4)



This connector supports SPI Trusted Platform Module (TPM) system, which can securely store keys, digital certificates, passwords, and data. A TPM system also helps enhance network security, protects digital identities, and ensures platform integrity.

USB 3.2 Gen1 Header

(19-pin USB3\_2)



Besides two default USB 3.2 Gen1 ports on the I/O panel, there is one USB 3.2 Gen1 header on this motherboard. This USB 3.2 Gen1 header can support two USB 3.2 Gen1 ports.

Chassis Speaker Header (4-pin SPEAKER1) (see p.6, No. 86)



Please connect the chassis speaker to this header.

### System Fan Connectors

(for 1U system)

(6-pin FAN1\_1)

(see p.6, No. 63)

(6-pin FAN2\_1)

(see p.6, No. 49)

(6-pin FAN3\_1)

(see p.6, No. 45)

(6-pin FAN4\_1)

(see p.6, No. 44)

(6-pin FAN5\_1)

(see p.6, No. 40)

(6-pin FAN6\_1)

(see p.6, No. 28)

(6-pin FAN7\_1)

(see p.6, No. 25)

(6-pin FAN8\_1)

(see p.6, No. 66)

(for 2U system)

(4-pin FAN1)

(see p.6, No. 60)

(4-pin FAN2)

(see p.6, No. 59)

(4-pin FAN3)

(see p.6, No. 53)

(4-pin FAN4)

(see p.6, No. 52)

(4-pin FAN5)

(see p.6, No. 37)

(4-pin FAN6)

(see p.6, No. 36)

(4-pin FAN7)

(see p.6, No. 30)

(4-pin FAN8)

(see p.6, No. 29)



Please connect fan cables to the fan connectors and match the black wire to the ground pin. All fans support Fan Control.



Enalish

SATA Power Connector (4-pin HDD\_PWR1) (see p.6, No. 74) (4-pin HDD\_PWR2) (see p.6, No. 15)



Please use a SATA power cable to connect this SATA Power Connector and the SATA HDD for supplying power from the motherboard,

GPU Power Connectors
(8-pin GPU\_PWR1)
(see p.6, No. 67)
(8-pin GPU\_PWR2)
(see p.6, No. 65)
(8-pin GPU\_PWR3)
(see p.6, No. 23)
(8-pin GPU\_PWR4)
(see p.6, No. 21)





This motherboard provides four 8-pin ATX 12V GPU power connectors.

MCIO Power Connectors (8-pin MCIO\_PWR1) (see p.6, No. 72) (8-pin MCIO\_PWR2) (see p.6, No. 13)



This motherboard provides two 6-pin MCIO power connectors.

HDD Backplane Power Connector Right-Angle: (6-pin HSBP\_PWR1) (see p.6, No. 33) (6-pin HSBP\_PWR2) (see p.6, No. 56)



Please connect a 6-pin power cable to this connector to connect a HDD.

SATA Connectors <u>Right-Angle:</u> (SATA\_0) (see p.6, No. 79)



The SATA connector supports a SATA data cable for internal storage device.

Clear CMOS Pad (CLRMOS1) (see p.6, No. 80)



This allows user to clear the data in CMOS. To clear CMOS, take out the CMOS battery and short the Clear CMOS Pad.

Virtual RAID On CPU Header (4-pin RAID\_1) (see p.6, No. 84)



This connector supports Intel® Virtual RAID on CPU and NVME/AHCI RAID on CPU PCIE.

With the introduction of the Intel VROC product, there are three modes of operation:

| SKU       | HW key required | Key features                                                                                                                                          |
|-----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pass-thru | Not needed      | <ul> <li>Pass-thru only (no RAID)</li> <li>LED Management</li> <li>Hot Plug Support</li> <li>RAID 0 support for Intel Fultondale NVMe SSDs</li> </ul> |
| Standard  | VROCSTANMOD     | <ul><li>Pass-thru SKU features</li><li>RAID 0, 1, 10</li></ul>                                                                                        |
| Premium   | VROCPREMMOD     | Standard SKU features     RAID 5                                                                                                                      |
| ISS       | VROCISSDMOD     | RAID 5 Write Hole Closure                                                                                                                             |

<sup>\*</sup>Only Intel SSDs are supported.

<sup>\*</sup>For further details on VROC, please refer to the official information released by Intel.

English

Mini Cool Edge IO x8

Connector

Right-Angle:

(MCIO1)

(see p.6, No. 64)

(MCIO2)

(see p.6, No. 61)

(MCIO3)

(see p.6, No. 51)

(MCIO4)

(see p.6, No. 47)

(MCIO5)

(see p.6, No. 42)

(MCIO6)

(see p.6, No. 38)

(MCIO7)

(see p.6, No. 27)

(MCIO8)

(see p.6, No. 24)

Vertical:

(MCIO9)

(see p.6, No.71)

(MCIO10)

(see p.6, No.78)

(MCIO11)

(see p.6, No. 12)

(MCIO12)

(see p.6, No. 16)



This motherboard supports 12 Mini Cool Edge IO 8x Connectors. Please connect these connectors to the HDD backplane board.

# MCIO1 Pin Definition (CPU0)

| Pin | Defeinition | Pin | Defeinition |
|-----|-------------|-----|-------------|
| A1  | GND         | B1  | GND         |
| A2  | PE3_RX_DP0  | B2  | PE3_TX_DP0  |
| A3  | PE3_RX_DN0  | В3  | PE3_TX_DN0  |
| A4  | GND         | B4  | GND         |
| A5  | PE3_RX_DP1  | B5  | PE3_TX_DP1  |
| A6  | PE3_RX_DN1  | В6  | PE3_TX_DN1  |
| A7  | GND         | B7  | GND         |
| A8  | SPARE_A1    | B8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF4_DP     | B11 | PERST0      |
| A12 | DIF4_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE3_RX_DP2  | B14 | PE3_TX_DP2  |
| A15 | PE3_RX_DN2  | B15 | PE3_TX_DN2  |
| A16 | GND         | B16 | GND         |
| A17 | PE3_RX_DP3  | B17 | PE3_TX_DP3  |
| A18 | PE3_RX_DN3  | B18 | PE3_TX_DN3  |
| A19 | GND         | B19 | GND         |
| A20 | PE3_RX_DP4  | B20 | PE3_TX_DP4  |
| A21 | PE3_RX_DN4  | B21 | PE3_TX_DN4  |
| A22 | GND         | B22 | GND         |
| A23 | PE3_RX_DP5  | B23 | PE3_TX_DP5  |
| A24 | PE3_RX_DN5  | B24 | PE3_TX_DN5  |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF5_DP     | B29 | PERST1      |
| A30 | DIF5_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE3_RX_DP6  | B32 | PE3_TX_DP6  |
| A33 | PE3_RX_DN6  | B33 | PE3_TX_DN6  |
| A34 | GND         | B34 | GND         |
| A35 | PE3_RX_DP7  | B35 | PE3_TX_DP7  |
| A36 | PE3_RX_DN7  | B36 | PE3_TX_DN7  |
| A37 | GND         | B37 | GND         |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# MCIO2 Pin Definition (CPU0)

| Pin | Defeinition                            | Pin | Defeinition |
|-----|----------------------------------------|-----|-------------|
| A1  | GND                                    | B1  | GND         |
| A2  | PE3_RX_DP8                             | B2  | PE3_TX_DP8  |
| A3  | PE3_RX_DN8                             | В3  | PE3_TX_DN8  |
| A4  | GND                                    | B4  | GND         |
| A5  | PE3_RX_DP9                             | B5  | PE3_TX_DP9  |
| A6  | PE3_RX_DN9                             | B6  | PE3_TX_DN9  |
| A7  | GND                                    | B7  | GND         |
| A8  | SPARE_A1                               | B8  | SCL1        |
| A9  | WAKE_LVC3_N                            | В9  | SDA1        |
| A10 | GND                                    | B10 | GND         |
| A11 | DIF6_DP                                | B11 | PERST0      |
| A12 | DIF6_DN                                | B12 | PRSNT0      |
| A13 | GND                                    | B13 | GND         |
| A14 | PE3_RX_DP10                            | B14 | PE3_TX_DP10 |
| A15 | PE3_RX_DN10                            | B15 | PE3_TX_DN10 |
| A16 | GND                                    | B16 | GND         |
| A17 | PE3_RX_DP11                            | B17 | PE3_TX_DP11 |
| A18 | PE3_RX_DN11                            | B18 | PE3_TX_DN11 |
| A19 | GND                                    | B19 | GND         |
| A20 | PE3_RX_DP12                            | B20 | PE3_TX_DP12 |
| A21 | PE3_RX_DN12                            | B21 | PE3_TX_DN12 |
| A22 | GND                                    | B22 | GND         |
| A23 | PE3_RX_DP13                            | B23 | PE3_TX_DP13 |
| A24 | PE3_RX_DN13                            | B24 | PE3_TX_DN13 |
| A25 | GND                                    | B25 | GND         |
| A26 | SPARE_A2                               | B26 | SCL2        |
| A27 | WAKE_LVC3_N                            | B27 | SDA2        |
| A28 | GND                                    | B28 | GND         |
| A29 | DIF7_DP                                | B29 | PERST1      |
| A30 | DIF7_DN                                | B30 | PRSNT1      |
| A31 | GND                                    | B31 | GND         |
| A32 | PE3_RX_DP14                            | B32 | PE3_TX_DP14 |
| A33 | PE3_RX_DN14                            | B33 | PE3_TX_DN14 |
| A34 | GND                                    | B34 | GND         |
| A35 | PE3_RX_DP15                            | B35 | PE3_TX_DP15 |
| A36 | PE3_RX_DN15                            | B36 | PE3_TX_DN15 |
| A37 | GND                                    | B37 | GND         |
|     | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ |     | VD 170 4    |
| 75  | NP_NC_1                                | 76  | NP_NC_2     |
| 77  | PGND_1                                 | 78  | PGND_3      |
| 79  | PGND_2                                 | 80  | PGND_4      |

# MCIO3 Pin Definition (CPU0)

|     |             |     | 26111       |
|-----|-------------|-----|-------------|
| Pin | Defeinition | Pin | Defeinition |
| A1  | GND         | B1  | GND         |
| A2  | PE4_RX_DP15 | B2  | PE4_TX_DP15 |
| A3  | PE4_RX_DN15 | В3  | PE4_TX_DN15 |
| A4  | GND         | B4  | GND         |
| A5  | PE4_RX_DP14 | B5  | PE4_TX_DP14 |
| A6  | PE4_RX_DN14 | В6  | PE4_TX_DN14 |
| A7  | GND         | B7  | GND         |
| A8  | SPARE_A1    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF10_DP    | B11 | PERST0      |
| A12 | DIF10_DN    | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE4_RX_DP13 | B14 | PE4_TX_DP13 |
| A15 | PE4_RX_DN13 | B15 | PE4_TX_DN13 |
| A16 | GND         | B16 | GND         |
| A17 | PE4_RX_DP12 | B17 | PE4_TX_DP12 |
| A18 | PE4_RX_DN12 | B18 | PE4_TX_DN12 |
| A19 | GND         | B19 | GND         |
| A20 | PE4_RX_DP11 | B20 | PE4_TX_DP11 |
| A21 | PE4_RX_DN11 | B21 | PE4_TX_DN11 |
| A22 | GND         | B22 | GND         |
| A23 | PE4_RX_DP10 | B23 | PE4_TX_DP10 |
| A24 | PE4_RX_DN10 | B24 | PE4_TX_DN10 |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF11_DP    | B29 | PERST1      |
| A30 | DIF11_DN    | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE4_RX_DP9  | B32 | PE4_TX_DP9  |
| A33 | PE4_RX_DN9  | B33 | PE4_TX_DN9  |
| A34 | GND         | B34 | GND         |
| A35 | PE4_RX_DP8  | B35 | PE4_TX_DP8  |
| A36 | PE4_RX_DN8  | B36 | PE4_TX_DN8  |
| A37 | GND         | B37 | GND         |
|     |             |     |             |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |
|     |             |     | · -         |

# MCIO4 Pin Definition (CPU0)

| A1       GND       B1       GND         A2       PE4_RX_DP7       B2       PE4_TX_DP7         A3       PE4_RX_DN7       B3       PE4_TX_DN7         A4       GND       B4       GND         A5       PE4_RX_DP6       B5       PE4_TX_DP6         A6       PE4_RX_DN6       B6       PE4_TX_DN6         A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERSTO         A12       DIF8_DN       B12       PRSNTO         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DP4       B18       PE4_TX_DP3         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DP3       B20       PE4_TX_DP |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A3       PE4_RX_DN7       B3       PE4_TX_DN7         A4       GND       B4       GND         A5       PE4_RX_DP6       B5       PE4_TX_DP6         A6       PE4_RX_DN6       B6       PE4_TX_DN6         A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERSTO         A12       DIF8_DN       B12       PRSNTO         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DN3       B20       PE4_TX_DN3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND          |
| A4       GND       B4       GND         A5       PE4_RX_DP6       B5       PE4_TX_DP6         A6       PE4_RX_DN6       B6       PE4_TX_DN6         A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B23       PE4_TX_DP2         A23       PE4_RX_DP2       B23       PE4_TX_DN2 |
| A5       PE4_RX_DP6       B5       PE4_TX_DP6         A6       PE4_RX_DN6       B6       PE4_TX_DN6         A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERSTO         A12       DIF8_DN       B12       PRSNTO         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B23       PE4_TX_DP2         A23       PE4_RX_DP2       B23       PE4_TX_DN2         A24       PE4_RX_DN2       B24  |
| A6       PE4_RX_DN6       B6       PE4_TX_DN6         A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND    |
| A7       GND       B7       GND         A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2          |
| A8       SPARE_A1       B8       SCL1         A9       WAKE_LVC3_N       B9       SDA1         A10       GND       B10       GND         A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                  |
| A9 WAKE_LVC3_N A10 GND B10 GND A11 DIF8_DP B11 PERST0 A12 DIF8_DN B12 PRSNT0 A13 GND B14 PE4_RX_DP5 A15 PE4_RX_DN5 B15 PE4_TX_DN5 A16 GND B16 GND A17 PE4_RX_DP4 B17 PE4_TX_DP4 A18 PE4_RX_DN4 B18 PE4_TX_DN4 A19 GND B19 GND A20 PE4_RX_DP3 B20 PE4_TX_DP3 A21 PE4_RX_DN3 B21 PE4_TX_DN3 A22 GND B23 PE4_RX_DP2 B24 PE4_TX_DP2 B25 GND A26 SPARE_A2 B26 SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A10       GND       B10       GND         A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                 |
| A11       DIF8_DP       B11       PERST0         A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                           |
| A12       DIF8_DN       B12       PRSNT0         A13       GND       B13       GND         A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                            |
| A13 GND  A14 PE4_RX_DP5  A15 PE4_RX_DN5  B16 GND  A17 PE4_RX_DP4  A18 PE4_RX_DN4  A19 GND  B19 GND  A20 PE4_RX_DP3  A21 PE4_RX_DN3  B21 PE4_TX_DN3  A22 GND  A23 PE4_RX_DP2  A24 PE4_RX_DN2  A25 GND  A26 SPARE_A2  B17 PE4_TX_DP5  B17 PE4_TX_DP4  B18 PE4_TX_DP4  B18 PE4_TX_DP4  B19 GND  B20 PE4_TX_DP3  B21 PE4_TX_DP3  B21 PE4_TX_DP3  B22 GND  B23 PE4_TX_DP2  B24 PE4_TX_DP2  B25 GND  B26 SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A14       PE4_RX_DP5       B14       PE4_TX_DP5         A15       PE4_RX_DN5       B15       PE4_TX_DN5         A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                       |
| A15 PE4_RX_DN5 B15 PE4_TX_DN5 A16 GND B16 GND A17 PE4_RX_DP4 B17 PE4_TX_DP4 A18 PE4_RX_DN4 B18 PE4_TX_DN4 A19 GND B19 GND A20 PE4_RX_DP3 B20 PE4_TX_DP3 A21 PE4_RX_DN3 B21 PE4_TX_DN3 A22 GND B22 GND A23 PE4_RX_DP2 B23 PE4_TX_DP2 A24 PE4_RX_DN2 B24 PE4_TX_DN2 A25 GND B25 GND A26 SPARE_A2 B26 SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A16       GND       B16       GND         A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A17       PE4_RX_DP4       B17       PE4_TX_DP4         A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| A18       PE4_RX_DN4       B18       PE4_TX_DN4         A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A19       GND       B19       GND         A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| A20       PE4_RX_DP3       B20       PE4_TX_DP3         A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| A21       PE4_RX_DN3       B21       PE4_TX_DN3         A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| A22       GND       B22       GND         A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| A23       PE4_RX_DP2       B23       PE4_TX_DP2         A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| A24       PE4_RX_DN2       B24       PE4_TX_DN2         A25       GND       B25       GND         A26       SPARE_A2       B26       SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A25 GND B25 GND<br>A26 SPARE_A2 B26 SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| A26 SPARE_A2 B26 SCL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| A27 WAKE_LVC3_N B27 SDA2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A28 GND B28 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A29 DIF9_DP B29 PERST1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| A30 DIF9_DN B30 PRSNT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| A31 GND B31 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A32 PE4_RX_DP1 B32 PE4_TX_DP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A33 PE4_RX_DN1 B33 PE4_TX_DN1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A34 GND B34 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A35 PE4_RX_DP0 B35 PE4_TX_DP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A36 PE4_RX_DN0 B36 PE4_TX_DN0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A37 GND B37 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 75 NP_NC_1 76 NP_NC_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 75 NF_NC_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 79 PGND_2 80 PGND_4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# MCIO5 Pin Definition (CPU1)

|     | - 1111      |     |             |
|-----|-------------|-----|-------------|
| Pin | Defeinition | Pin | Defeinition |
| A1  | GND         | B1  | GND         |
| A2  | PE3_RX_DP0  | B2  | PE3_TX_DP0  |
| A3  | PE3_RX_DN0  | В3  | PE3_TX_DN0  |
| A4  | GND         | B4  | GND         |
| A5  | PE3_RX_DP1  | B5  | PE3_TX_DP1  |
| A6  | PE3_RX_DN1  | В6  | PE3_TX_DN1  |
| A7  | GND         | В7  | GND         |
| A8  | SPARE_A1    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF4_DP     | B11 | PERST0      |
| A12 | DIF4_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE3_RX_DP2  | B14 | PE3_TX_DP2  |
| A15 | PE3_RX_DN2  | B15 | PE3_TX_DN2  |
| A16 | GND         | B16 | GND         |
| A17 | PE3_RX_DP3  | B17 | PE3_TX_DP3  |
| A18 | PE3_RX_DN3  | B18 | PE3_TX_DN3  |
| A19 | GND         | B19 | GND         |
| A20 | PE3_RX_DP4  | B20 | PE3_TX_DP4  |
| A21 | PE3_RX_DN4  | B21 | PE3_TX_DN4  |
| A22 | GND         | B22 | GND         |
| A23 | PE3_RX_DP5  | B23 | PE3_TX_DP5  |
| A24 | PE3_RX_DN5  | B24 | PE3_TX_DN5  |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF5_DP     | B29 | PERST1      |
| A30 | DIF5_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE3_RX_DP6  | B32 | PE3_TX_DP6  |
| A33 | PE3_RX_DN6  | B33 | PE3_TX_DN6  |
| A34 | GND         | B34 | GND         |
| A35 | PE3_RX_DP7  | B35 | PE3_TX_DP7  |
| A36 | PE3_RX_DN7  | B36 | PE3_TX_DN7  |
| A37 | GND         | B37 | GND         |
|     |             |     |             |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# MCIO6 Pin Definition (CPU1)

| Pin | Defeinition | Pin | Defeinition |
|-----|-------------|-----|-------------|
| A1  | GND         | B1  | GND         |
| A2  | PE3_RX_DP8  | B2  | PE3_TX_DP8  |
| A3  | PE3_RX_DN8  | В3  | PE3_TX_DN8  |
| A4  | GND         | B4  | GND         |
| A5  | PE3_RX_DP9  | B5  | PE3_TX_DP9  |
| A6  | PE3_RX_DN9  | В6  | PE3_TX_DN9  |
| A7  | GND         | В7  | GND         |
| A8  | SPARE_A1    | B8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF6_DP     | B11 | PERST0      |
| A12 | DIF6_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE3_RX_DP10 | B14 | PE3_TX_DP10 |
| A15 | PE3_RX_DN10 | B15 | PE3_TX_DN10 |
| A16 | GND         | B16 | GND         |
| A17 | PE3_RX_DP11 | B17 | PE3_TX_DP11 |
| A18 | PE3_RX_DN11 | B18 | PE3_TX_DN11 |
| A19 | GND         | B19 | GND         |
| A20 | PE3_RX_DP12 | B20 | PE3_TX_DP12 |
| A21 | PE3_RX_DN12 | B21 | PE3_TX_DN12 |
| A22 | GND         | B22 | GND         |
| A23 | PE3_RX_DP13 | B23 | PE3_TX_DP13 |
| A24 | PE3_RX_DN13 | B24 | PE3_TX_DN13 |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF7_DP     | B29 | PERST1      |
| A30 | DIF7_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE3_RX_DP14 | B32 | PE3_TX_DP14 |
| A33 | PE3_RX_DN14 | B33 | PE3_TX_DN14 |
| A34 | GND         | B34 | GND         |
| A35 | PE3_RX_DP15 | B35 | PE3_TX_DP15 |
| A36 | PE3_RX_DN15 | B36 | PE3_TX_DN15 |
| A37 | GND         | B37 | GND         |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# **MCIO7 Pin Definition (CPU1)**

|     |             |     | 26111       |
|-----|-------------|-----|-------------|
| Pin | Defeinition | Pin | Defeinition |
| A1  | GND         | B1  | GND         |
| A2  | PE4_RX_DP15 | B2  | PE4_TX_DP15 |
| A3  | PE4_RX_DN15 | В3  | PE4_TX_DN15 |
| A4  | GND         | B4  | GND         |
| A5  | PE4_RX_DP14 | B5  | PE4_TX_DP14 |
| A6  | PE4_RX_DN14 | В6  | PE4_TX_DN14 |
| A7  | GND         | B7  | GND         |
| A8  | SPARE_A1    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF10_DP    | B11 | PERST0      |
| A12 | DIF10_DN    | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE4_RX_DP13 | B14 | PE4_TX_DP13 |
| A15 | PE4_RX_DN13 | B15 | PE4_TX_DN13 |
| A16 | GND         | B16 | GND         |
| A17 | PE4_RX_DP12 | B17 | PE4_TX_DP12 |
| A18 | PE4_RX_DN12 | B18 | PE4_TX_DN12 |
| A19 | GND         | B19 | GND         |
| A20 | PE4_RX_DP11 | B20 | PE4_TX_DP11 |
| A21 | PE4_RX_DN11 | B21 | PE4_TX_DN11 |
| A22 | GND         | B22 | GND         |
| A23 | PE4_RX_DP10 | B23 | PE4_TX_DP10 |
| A24 | PE4_RX_DN10 | B24 | PE4_TX_DN10 |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF11_DP    | B29 | PERST1      |
| A30 | DIF11_DN    | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE4_RX_DP9  | B32 | PE4_TX_DP9  |
| A33 | PE4_RX_DN9  | B33 | PE4_TX_DN9  |
| A34 | GND         | B34 | GND         |
| A35 | PE4_RX_DP8  | B35 | PE4_TX_DP8  |
| A36 | PE4_RX_DN8  | B36 | PE4_TX_DN8  |
| A37 | GND         | B37 | GND         |
|     |             |     |             |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |
|     |             |     | · -         |

# MCIO8 Pin Definition (CPU1)

| Pin | Defeinition | Pin | Defeinition |
|-----|-------------|-----|-------------|
| A1  | GND         | B1  | GND         |
| A2  | PE4_RX_DP7  | B2  | PE4_TX_DP7  |
| A3  | PE4_RX_DN7  | В3  | PE4_TX_DN7  |
| A4  | GND         | B4  | GND         |
| A5  | PE4_RX_DP6  | B5  | PE4_TX_DP6  |
| A6  | PE4_RX_DN6  | В6  | PE4_TX_DN6  |
| A7  | GND         | B7  | GND         |
| A8  | SPARE_A1    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF8_DP     | B11 | PERST0      |
| A12 | DIF8_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE4_RX_DP5  | B14 | PE4_TX_DP5  |
| A15 | PE4_RX_DN5  | B15 | PE4_TX_DN5  |
| A16 | GND         | B16 | GND         |
| A17 | PE4_RX_DP4  | B17 | PE4_TX_DP4  |
| A18 | PE4_RX_DN4  | B18 | PE4_TX_DN4  |
| A19 | GND         | B19 | GND         |
| A20 | PE4_RX_DP3  | B20 | PE4_TX_DP3  |
| A21 | PE4_RX_DN3  | B21 | PE4_TX_DN3  |
| A22 | GND         | B22 | GND         |
| A23 | PE4_RX_DP2  | B23 | PE4_TX_DP2  |
| A24 | PE4_RX_DN2  | B24 | PE4_TX_DN2  |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A2    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF9_DP     | B29 | PERST1      |
| A30 | DIF9_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE4_RX_DP1  | B32 | PE4_TX_DP1  |
| A33 | PE4_RX_DN1  | B33 | PE4_TX_DN1  |
| A34 | GND         | B34 | GND         |
| A35 | PE4_RX_DP0  | B35 | PE4_TX_DP0  |
| A36 | PE4_RX_DN0  | B36 | PE4_TX_DN0  |
| A37 | GND         | B37 | GND         |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# MCIO9 Pin Definition (CPU0)

| Pin | Defeinition | Pin | Defeinition |
|-----|-------------|-----|-------------|
| A1  | GND         | B1  | GND         |
| A2  | PE2_RX_DP7  | B2  | PE2_TX_DP7  |
| A3  | PE2_RX_DN7  | В3  | PE2_TX_DN7  |
| A4  | GND         | B4  | GND         |
| A5  | PE2_RX_DP6  | В5  | PE2_TX_DP6  |
| A6  | PE2_RX_DN6  | В6  | PE2_TX_DN6  |
| A7  | GND         | В7  | GND         |
| A8  | SPARE_A3    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF2_DP     | B11 | PERST0      |
| A12 | DIF2_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE2_RX_DP5  | B14 | PE2_TX_DP5  |
| A15 | PE2_RX_DN5  | B15 | PE2_TX_DN5  |
| A16 | GND         | B16 | GND         |
| A17 | PE2_RX_DP4  | B17 | PE2_TX_DP4  |
| A18 | PE2_RX_DN4  | B18 | PE2_TX_DN4  |
| A19 | GND         | B19 | GND         |
| A20 | PE2_RX_DP3  | B20 | PE2_TX_DP3  |
| A21 | PE2_RX_DN3  | B21 | PE2_TX_DN3  |
| A22 | GND         | B22 | GND         |
| A23 | PE2_RX_DP2  | B23 | PE2_TX_DP2  |
| A24 | PE2_RX_DN2  | B24 | PE2_TX_DN2  |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A4    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF3_DP     | B29 | PERST1      |
| A30 | DIF3_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE2_RX_DP1  | B32 | PE2_TX_DP1  |
| A33 | PE2_RX_DN1  | B33 | PE2_TX_DN1  |
| A34 | GND         | B34 | GND         |
| A35 | PE2_RX_DP0  | B35 | PE2_TX_DP0  |
| A36 | PE2_RX_DN0  | B36 | PE2_TX_DN0  |
| A37 | GND         | B37 | GND         |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# MCIO10 Pin Definition (CPU0)

| Pin | Defeinition | Pin | Defeinition |
|-----|-------------|-----|-------------|
| A1  | GND         | B1  | GND         |
| A2  | PE2_RX_DP15 | B2  | PE2_TX_DP15 |
| A3  | PE2_RX_DN15 | В3  | PE2_TX_DN15 |
| A4  | GND         | B4  | GND         |
| A5  | PE2_RX_DP14 | B5  | PE2_TX_DP14 |
| A6  | PE2_RX_DN14 | В6  | PE2_TX_DN14 |
| A7  | GND         | В7  | GND         |
| A8  | SPARE_A3    | В8  | SCL1        |
| A9  | WAKE_LVC3_N | В9  | SDA1        |
| A10 | GND         | B10 | GND         |
| A11 | DIF4_DP     | B11 | PERST0      |
| A12 | DIF4_DN     | B12 | PRSNT0      |
| A13 | GND         | B13 | GND         |
| A14 | PE2_RX_DP13 | B14 | PE2_TX_DP13 |
| A15 | PE2_RX_DN13 | B15 | PE2_TX_DN13 |
| A16 | GND         | B16 | GND         |
| A17 | PE2_RX_DP12 | B17 | PE2_TX_DP12 |
| A18 | PE2_RX_DN12 | B18 | PE2_TX_DN12 |
| A19 | GND         | B19 | GND         |
| A20 | PE2_RX_DP11 | B20 | PE2_TX_DP11 |
| A21 | PE2_RX_DN11 | B21 | PE2_TX_DN11 |
| A22 | GND         | B22 | GND         |
| A23 | PE2_RX_DP10 | B23 | PE2_TX_DP10 |
| A24 | PE2_RX_DN10 | B24 | PE2_TX_DN10 |
| A25 | GND         | B25 | GND         |
| A26 | SPARE_A4    | B26 | SCL2        |
| A27 | WAKE_LVC3_N | B27 | SDA2        |
| A28 | GND         | B28 | GND         |
| A29 | DIF5_DP     | B29 | PERST1      |
| A30 | DIF5_DN     | B30 | PRSNT1      |
| A31 | GND         | B31 | GND         |
| A32 | PE2_RX_DP9  | B32 | PE2_TX_DP9  |
| A33 | PE2_RX_DN9  | B33 | PE2_TX_DN9  |
| A34 | GND         | B34 | GND         |
| A35 | PE2_RX_DP8  | B35 | PE2_TX_DP8  |
| A36 | PE2_RX_DN8  | B36 | PE2_TX_DN8  |
| A37 | GND         | B37 | GND         |
| 75  | NP_NC_1     | 76  | NP_NC_2     |
| 77  | PGND_1      | 78  | PGND_3      |
| 79  | PGND_2      | 80  | PGND_4      |

# **MCIO11 Pin Definition (CPU1)**

| Pin      | Defeinition | Pin      | Defeinition |
|----------|-------------|----------|-------------|
| A1       | GND         | B1       | GND         |
| A2       | PE0_RX_DP0  | B2       | PE0_TX_DP0  |
| A3       | PE0_RX_DN0  | В3       | PE0_TX_DN0  |
| A4       | GND         | B4       | GND         |
| A5       | PE0_RX_DP1  | B5       | PE0_TX_DP1  |
| A6       | PE0_RX_DN1  | В6       | PE0_TX_DN1  |
| A7       | GND         | В7       | GND         |
| A8       | SPARE_A5    | В8       | SCL1        |
| A9       | WAKE_LVC3_N | В9       | SDA1        |
| A10      | GND         | B10      | GND         |
| A11      | DIF6_DP     | B11      | PERST0      |
| A12      | DIF6_DN     | B12      | PRSNT0      |
| A13      | GND         | B13      | GND         |
| A14      | PE0_RX_DP2  | B14      | PE0_TX_DP2  |
| A15      | PE0_RX_DN2  | B15      | PE0_TX_DN2  |
| A16      | GND         | B16      | GND         |
| A17      | PE0_RX_DP3  | B17      | PE0_TX_DP3  |
| A18      | PE0_RX_DN3  | B18      | PE0_TX_DN3  |
| A19      | GND         | B19      | GND         |
| A20      | PE0_RX_DP4  | B20      | PE0_TX_DP4  |
| A21      | PE0_RX_DN4  | B21      | PE0_TX_DN4  |
| A22      | GND         | B22      | GND         |
| A23      | PE0_RX_DP5  | B23      | PE0_TX_DP5  |
| A24      | PE0_RX_DN5  | B24      | PE0_TX_DN5  |
| A25      | GND         | B25      | GND         |
| A26      | SPARE_A6    | B26      | SCL2        |
| A27      | WAKE_LVC3_N | B27      | SDA2        |
| A28      | GND         | B28      | GND         |
| A29      | DIF7_DP     | B29      | PERST1      |
| A30      | DIF7_DN     | B30      | PRSNT1      |
| A31      | GND         | B31      | GND         |
| A32      | PE0_RX_DP6  | B32      | PE0_TX_DP6  |
| A33      | PE0_RX_DN6  | B33      | PE0_TX_DN6  |
| A34      | GND         | B34      | GND         |
| A35      | PE0_RX_DP7  | B35      | PE0_TX_DP7  |
| A36      | PE0_RX_DN7  | B36      | PE0_TX_DN7  |
| A37      | GND         | B37      | GND         |
| 75       | ND NC 1     | 76       | ND NC 2     |
| 75<br>77 | NP_NC_1     | 76<br>78 | NP_NC_2     |
|          | PGND_1      |          | PGND_3      |
| 79       | PGND_2      | 80       | PGND_4      |

# **MCIO12 Pin Definition (CPU1)**

| Pin      | Defeinition | Pin | Defeinition |
|----------|-------------|-----|-------------|
| A1       | GND         | B1  | GND         |
| A1<br>A2 | PEO_RX_DP8  | B2  | PE0_TX_DP8  |
| A3       | PEO_RX_DN8  | B3  | PEO_TX_DN8  |
| A4       | GND         | B4  | GND         |
| A5       | PE0_RX_DP9  | B5  | PE0_TX_DP9  |
| A6       | PEO_RX_DN9  | В6  | PEO_TX_DN9  |
| A7       | GND         | B7  | GND         |
| A8       | SPARE_A5    | B8  | SCL1        |
| A9       | WAKE_LVC3_N | В9  | SDA1        |
| A10      | GND         | B10 | GND         |
| A11      | DIF8_DP     | B11 | PERST0      |
| A12      | DIF8_DN     | B12 | PRSNT0      |
| A13      | GND         | B13 | GND         |
| A14      | PEO_RX_DP10 | B14 | PEO_TX_DP10 |
| A15      | PEO_RX_DN10 | B15 | PEO_TX_DN10 |
| A16      | GND         | B16 | GND         |
| A17      | PE0_RX_DP11 | B17 | PEO_TX_DP11 |
| A18      | PEO_RX_DN11 | B18 | PE0_TX_DN11 |
| A19      | GND         | B19 | GND         |
| A20      | PE0_RX_DP12 | B20 | PE0_TX_DP12 |
| A21      | PE0_RX_DN12 | B21 | PE0_TX_DN12 |
| A22      | GND         | B22 | GND         |
| A23      | PE0_RX_DP13 | B23 | PE0_TX_DP13 |
| A24      | PE0_RX_DN13 | B24 | PE0_TX_DN13 |
| A25      | GND         | B25 | GND         |
| A26      | SPARE_A6    | B26 | SCL2        |
| A27      | WAKE_LVC3_N | B27 | SDA2        |
| A28      | GND         | B28 | GND         |
| A29      | DIF9_DP     | B29 | PERST1      |
| A30      | DIF9_DN     | B30 | PRSNT1      |
| A31      | GND         | B31 | GND         |
| A32      | PE0_RX_DP14 | B32 | PE0_TX_DP14 |
| A33      | PE0_RX_DN14 | B33 | PE0_TX_DN14 |
| A34      | GND         | B34 | GND         |
| A35      | PE0_RX_DP15 | B35 | PE0_TX_DP15 |
| A36      | PE0_RX_DN15 | B36 | PE0_TX_DN15 |
| A37      | GND         | B37 | GND         |
| 75       | NP_NC_1     | 76  | NP_NC_2     |
| 77       | PGND_1      | 78  | PGND_3      |
| 79       | PGND_2      | 80  | PGND_4      |

### 2.8 Unit Identification purpose LED/Switch

With the UID button, user can be able to locate the server working on from behind a rack of servers.

Unit Identification purpose LED/Switch (UID1)



When the UID button on the front or rear panel is pressed, the front/rear UID blue LED indicator will be turned on. Press the UID button again to turn off the indicator.



- 1. Press and hold the UID button for 4 seconds, the BMC will trigger an external reset.
- 2. Press and hold the UID button for 10 seconds, the BMC will reset and load default values.

# 2.9 Dr. Debug

Dr. Debug is used to provide code information, which makes troubleshooting even easier. Please see the diagrams below for reading the Dr. Debug codes.

| Code | Description          |
|------|----------------------|
| 0x10 | PEI_CORE_STARTED     |
| 0x11 | PEI_CAR_CPU_INIT     |
| 0x15 | PEI_CAR_NB_INIT      |
| 0x19 | PEI_CAR_SB_INIT      |
| 0x31 | PEI_MEMORY_INSTALLED |
| 0x32 | PEI_CPU_INIT         |
| 0x33 | PEI_CPU_CACHE_INIT   |
| 0x34 | PEI_CPU_AP_INIT      |
| 0x35 | PEI_CPU_BSP_SELECT   |
| 0x36 | PEI_CPU_SMM_INIT     |
| 0x37 | PEI_MEM_NB_INIT      |
| 0x3B | PEI_MEM_SB_INIT      |
| 0x4F | PEI_DXE_IPL_STARTED  |
| 0x60 | DXE_CORE_STARTED     |
| 0x61 | DXE_NVRAM_INIT       |

| 0x62 | DXE_SBRUN_INIT                |
|------|-------------------------------|
| 0x63 | DXE_CPU_INIT                  |
| 0x68 | DXE_NB_HB_INIT                |
| 0x69 | DXE_NB_INIT                   |
| 0x6A | DXE_NB_SMM_INIT               |
| 0x70 | DXE_SB_INIT                   |
| 0x71 | DXE_SB_SMM_INIT               |
| 0x72 | DXE_SB_DEVICES_INIT           |
| 0x78 | DXE_ACPI_INIT                 |
| 0x79 | DXE_CSM_INIT                  |
| 0x90 | DXE_BDS_STARTED               |
| 0x91 | DXE_BDS_CONNECT_DRIVERS       |
| 0x92 | DXE_PCI_BUS_BEGIN             |
| 0x93 | DXE_PCI_BUS_HPC_INIT          |
| 0x94 | DXE_PCI_BUS_ENUM              |
| 0x95 | DXE_PCI_BUS_REQUEST_RESOURCES |
| 0x96 | DXE_PCI_BUS_ASSIGN_RESOURCES  |
| 0x97 | DXE_CON_OUT_CONNECT           |

| 0x98 | DXE_CON_IN_CONNECT           |
|------|------------------------------|
| 0x99 | DXE_SIO_INIT                 |
| 0x9A | DXE_USB_BEGIN                |
| 0x9B | DXE_USB_RESET                |
| 0x9C | DXE_USB_DETECT               |
| 0x9D | DXE_USB_ENABLE               |
| 0xA0 | DXE_IDE_BEGIN                |
| 0xA1 | DXE_IDE_RESET                |
| 0xA2 | DXE_IDE_DETECT               |
| 0xA3 | DXE_IDE_ENABLE               |
| 0xA4 | DXE_SCSI_BEGIN               |
| 0xA5 | DXE_SCSI_RESET               |
| 0xA6 | DXE_SCSI_DETECT              |
| 0xA7 | DXE_SCSI_ENABLE              |
| 0xA8 | DXE_SETUP_VERIFYING_PASSWORD |
| 0xA9 | DXE_SETUP_START              |
| 0xAB | DXE_SETUP_INPUT_WAIT         |
| 0xAD | DXE_READY_TO_BOOT            |

| 0xAE | DXE_LEGACY_BOOT                  |
|------|----------------------------------|
| 0xAF | DXE_EXIT_BOOT_SERVICES           |
| 0xB0 | RT_SET_VIRTUAL_ADDRESS_MAP_BEGIN |
| 0xB1 | RT_SET_VIRTUAL_ADDRESS_MAP_END   |
| 0xB2 | DXE_LEGACY_OPROM_INIT            |
| 0xB3 | DXE_RESET_SYSTEM                 |
| 0xB4 | DXE_USB_HOTPLUG                  |
| 0xB5 | DXE_PCI_BUS_HOTPLUG              |
| 0xB6 | DXE_NVRAM_CLEANUP                |
| 0xB7 | DXE_CONFIGURATION_RESET          |
| 0xF0 | PEI_RECOVERY_AUTO                |
| 0xF1 | PEI_RECOVERY_USER                |
| 0xF2 | PEI_RECOVERY_STARTED             |
| 0xF3 | PEI_RECOVERY_CAPSULE_FOUND       |
| 0xF4 | PEI_RECOVERY_CAPSULE_LOADED      |
| 0xE0 | PEI_S3_STARTED                   |
| 0xE1 | PEI_S3_BOOT_SCRIPT               |

| 0xE2 | PEI_S3_VIDEO_REPOST             |
|------|---------------------------------|
| 0xE3 | PEI_S3_OS_WAKE                  |
| 0x50 | PEI_MEMORY_INVALID_TYPE         |
| 0x53 | PEI_MEMORY_NOT_DETECTED         |
| 0x55 | PEI_MEMORY_NOT_INSTALLED        |
| 0x57 | PEI_CPU_MISMATCH                |
| 0x58 | PEI_CPU_SELF_TEST_FAILED        |
| 0x59 | PEI_CPU_NO_MICROCODE            |
| 0x5A | PEI_CPU_ERROR                   |
| 0x5B | PEI_RESET_NOT_AVAILABLE         |
| 0xD0 | DXE_CPU_ERROR                   |
| 0xD1 | DXE_NB_ERROR                    |
| 0xD2 | DXE_SB_ERROR                    |
| 0xD3 | DXE_ARCH_PROTOCOL_NOT_AVAILABLE |
| 0xD4 | DXE_PCI_BUS_OUT_OF_RESOURCES    |
| 0xD5 | DXE_LEGACY_OPROM_NO_SPACE       |
| 0xD6 | DXE_NO_CON_OUT                  |

| 0xD7 | DXE_NO_CON_IN               |
|------|-----------------------------|
| 0xD8 | DXE_INVALID_PASSWORD        |
| 0xD9 | DXE_BOOT_OPTION_LOAD_ERROR  |
| 0xDA | DXE_BOOT_OPTION_FAILED      |
| 0xDB | DXE_FLASH_UPDATE_FAILED     |
| 0xDC | DXE_RESET_NOT_AVAILABLE     |
| 0xE8 | PEI_MEMORY_S3_RESUME_FAILED |
| 0xE9 | PEI_S3_RESUME_PPI_NOT_FOUND |
| 0xEA | PEI_S3_BOOT_SCRIPT_ERROR    |
| 0xEB | PEI_S3_OS_WAKE_ERROR        |

### 2.10 M.2 SSD Module Installation Guide

The M.2 Socket (M2\_1/M2\_2, Key M) supports type 2280/22110 M.2 PCI Express module up to Gen4 x4 (16GT/s x4).

### Installing the M.2 SSD Module



### Step 1

Prepare a M.2 SSD module and the screw.



#### Step 2

Depending on the PCB type and length of the M.2 SSD module, find the corresponding nut location to be used.

| No.          | 1          | 2          |
|--------------|------------|------------|
| Nut Location | A (NUT1/3) | B (NUT2/4) |
| PCB Length   | 8cm        | 11cm       |
| Module Type  | Type2280   | Type 22110 |







### Step 3

Move the standoff based on the module type and length.
Skip Step 3 and 4 and go straight to Step 5 if using the default nut.
Otherwise, release the standoff by hand.







### Step 4

Peel off the yellow protective film on the nut to be used. Hand tighten the standoff into the desired nut location on the motherboard.



#### Step 5

Align and gently insert the M.2 SSD module into the M.2 slot. Please be aware that the M.2 SSD module only fits in one orientation.



#### Step 6

Tighten the screw with a screwdriver to secure the module into place.
Please do not overtighten the screw as this might damage the module.

# **Chapter 3 UEFI Setup Utility**

#### 3.1 Introduction

This section explains how to use the UEFI SETUP UTILITY to configure the system. The UEFI chip on the motherboard stores the UEFI SETUP UTILITY. Run the UEFI SETUP UTILITY when starting up the computer. Please press <F2> or <Del> during the Power-On-Self-Test (POST) to enter the UEFI SETUP UTILITY; otherwise, POST will continue with its test routines.

Restart the system by pressing <Ctrl> + <Alt> + <Delete> to enter the UEFI SETUP UTILITY after POST, or by pressing the reset button on the system chassis. This allows user to restart by turning the system off and then back on.



Because the UEFI software is constantly being updated, the following UEFI setup screens and descriptions are for reference purpose only, and they may not exactly match what seeing on the screen.

#### 3.1.1 UFFI Menu Bar

The top of the screen has a menu bar with the following selections:

| Item        | Description                                                |
|-------------|------------------------------------------------------------|
| Main        | To set up the system time/date information                 |
| Advanced    | To set up the advanced UEFI features                       |
| Server Mgmt | To manage the server                                       |
| Event Logs  | For event log configuration                                |
| Security    | To set up the security features                            |
| Boot        | To set up the default system device to locate and load the |
|             | Operating System                                           |
| Exit        | To exit the current screen or the UEFI SETUP UTILITY       |

Use <←> key or <→> key to choose among the selections on the menu bar, and then press <Enter> to get into the sub screen.

### 3.1.2 Navigation Keys

Please check the following table for the function description of each navigation key.

| Navigation Key(s) | Function Description                               |
|-------------------|----------------------------------------------------|
| <b>←</b> / →      | Moves cursor left or right to select Screens       |
| <b>↑</b> / ↓      | Moves cursor up or down to select items            |
| + / -             | To change option for the selected items            |
| <tab></tab>       | Switch to next function                            |
| <enter></enter>   | To bring up the selected screen                    |
| <pgup></pgup>     | Go to the previous page                            |
| <pgdn></pgdn>     | Go to the next page                                |
| <home></home>     | Go to the top of the screen                        |
| <end></end>       | Go to the bottom of the screen                     |
| <f1></f1>         | To display the General Help Screen                 |
| <f7></f7>         | Discard changes and exit the UEFI SETUP UTILITY    |
| <f9></f9>         | Load optimal default values for all the settings   |
| <f10></f10>       | Save changes and exit the UEFI SETUP UTILITY       |
| <f12></f12>       | Print screen                                       |
| <esc></esc>       | Jump to the Exit Screen or exit the current screen |

# 3.2 Main Screen

Once entering the UEFI SETUP UTILITY, the Main screen will appear and display the system overview. The Main screen provides system overview information and allows user to set the system time and date.



# 3.2.1 Motherboard Information

Press [Enter] to view the information of the motheboard.



# 3.2.2 Processor Information

Press [Enter] to view the information of the processor.



# 3.2.3 Memory Information

Press [Enter] to view the information of the memory.



# 3.3 Advanced Screen

In this section, set the configurations for the following items: CPU Configuration, Platform Power Configuration, DRAM Configuration, Chipset Configuration, Storage Configuration, NVMe Configuration, ACPI Configuration, USB Configuration, Super IO Configuration, Serial Port Console Redirection, H/W Monitor, Runtime Error Logging, Intel SPS Configuration, Network Stack Configuration, Intel VMD Technology, Tls Auth Configuration and Instant Flash.





Setting wrong values in this section may cause the system to malfunction.

# 3.3.1 CPU Configuration



#### Active Processor 1/2 Cores

Use this item to enable or disable all cores in each processor package.

# Intel Hyper Threading Technology

Intel Hyper Threading Technology allows multiple threads to run on each core, so that the overall performance on threaded software is improved.

# **Enable Intel TXT Support**

Enables Intel Trusted Execution Technology Configuration.

# Intel Virtualization Technology

Intel Virtualization Technology allows a platform to run multiple operating systems and applications in independent partitions, so that one computer system can function as multiple virtual systems.

#### **Fnable SMX**

Use this item to enable Safer Mode Extensions.

# Memory Encryption (TME)

Use this item to enable or disable Memory Encryption (TME).

# SW Guard Extensions (SGX)

Use this item to enable or disable Software Guard Extensions (SGX).

### **DCU Streamer Prefetcher**

DCU streamer prefetcher is an L1 data cache prefetcher (MSR 1A4h [2]).

### Hardware Prefetcher

Automatically prefetch data and code for the processor. Enable for better performance.

# Adjacent Cache Line Prefetch

Automatically prefetch the subsequent cache line while retrieving the currently requested cache line. Enable for better performance.

#### **AES-NI**

Use this item to enable or disable AES-NI support.

# 3.3.2 Platform Power Configuration



### Intel SpeedStep Technology

Intel SpeedStep technology allows processors to switch between multiple frequencies and voltage points for better power saving and heat dissipation. CPU turbo ratio can be fixed when Intel SpeedStep Technology set Disabled and Intel Turbo Boost Technology set Enabled.



Please note that enabling this function may reduce CPU voltage and lead to system stability or compatibility issues with some power supplies. Please set this item to [Disabled] if above issues occur.

# Intel Turbo Boost Technology

Intel Turbo Boost Technology enables the processor to run above its base operating frequency when the operating system requests the highest performance state.

#### AVX P1

Select this item to configure AVX P1 level.

#### Intel SST-PP

Select this item to configure hardware supported level.

#### Dynamic SST-PP

Select this item to enable or disable the Dynamic SST-PP.



HWP Native Mode is a pre-requisite for enabling Dynamic SST-PP.

#### Activate SST-BF

Select this item to enable or disable the SST-BF.



HWP Native Mode is a pre-requisite for enabling SST-BF; HWP Native Mode with No Legacy is a pre-requisite for configuring SST-BF.

# Configure SST-BF

Select this item to enable or disable the BIOS to configure SST-BF High Priority Cores so that SW does not have to configure.

#### Hardware P-States

This item supports below selections:

Disable: Hardware chooses a P-state based on OS Request (Legacy P-States).

Native Mode: Hardware chooses a P-state based on OS guidance.

Out of Band Mode: Hardware autonomously chooses a P-state (no OS guidance)

**Native Mode with No Legacy Support:** Hardware autonomously chooses a P-state based on OS guidance with no legacy support.

#### SST-CP

Select this item to enable or disable the SST-CP feature.



About SST configurations are base on the Intel® related supported specifications.

#### **Fnable Monitor MWAIT**

Select this item to configure Monitor and MWAIT instructions whether Auto maps to enable.

## **CPU C6 State Support**

Select this item to configure the CPU C6 (ACPI C3) report to OS.

#### Enhanced Halt State (C1E)

This item specific the Core C1E auto promotion Control whether takes effect after reboot.

# Package C State Support

This item specific the Package C State limit, the state Auto maps is program specific.

#### Thermal Monitor

Select this item to enable or disable Thermal Monitor.

### **Power Performance Tuning**

This allows user to decides which controls EFB.

OS Controls EPB: Specifies IA32\_ENERGY\_PERF\_BIAS is used.

BIOS Controls EPB: Specifies ENERGY\_PERF\_BIAS\_CONFIG is used.

PECI Controls EPB: Specifies PCS53 is used.

### ENERGY\_PERF\_BIAS\_CFG mode

This allows user to use input from ENERGY\_PERF\_BIAS\_CONFIG mode seletion. PERF/Balanced, Perf/Bananced or Power/Power.

### Long Duration Power Limit

Select this item to configure the Long Duration Power Limit. PL1 Power Limit is in Watts and the value may vary from 0 to Fused Value. If the value is 0, the fused value will be programmed. A value greater than fused TDP value will not be programmed.

# Long Duration Maintained

Select this item to configure the Long Duration Maintained value. PL1 value is in seconds. The value may vary from 0 to 448. Indicates the time window over which TDP value should be maintained.

#### **Short Duration Power Limit**

Select this item to configure the Short Duration Power Limit. PL2 Power Limit in Watts. The value may vary from 0 to Fused Value. If the value is 0, BIOS programs 120% \* TDP.

#### Short Duration Maintained

Select this item to configure the Short Duration Maintained value. PL2 value is in seconds. The value may vary from 0 to 0.438. Indicates the time window over which TDP value should be maintained.

# 3.3.3 DRAM Configuration



# **Enforce DDR Memory Frequency POR**

Enable to enforce POR restrictions for DDR frequency and voltage programming.

# **DRAM Frequency**

If [Auto] is selected, the motherboard will detect the memory module(s) inserted and assign the appropriate frequency automatically.

#### Numa

Use this item to enable or disable Non Uniform Memory Access (NUMA).

#### Mirror Mode

Mirror Mode will set entire 1LM/2LM memory in system to be mirrored, consequently reducing the memory capacity by half. Mirror Enable will disable XPT Prefetch.

# **ADDDC Sparing**

Enable or disable Memory Rank Sparing.

#### Patrol Scrub

Patrol Scrub is a background activity initiated by the processor to seek out and fix memory errors.

# Data Scrambling for DDR4/5

Select this item to enable or disable the data scrambling for DDR4 and DDR5.

# 3.3.4 Chipset Configuration



#### MMCFG Base

Use this item to select MMCFG Base.

#### MMCFG Size

#### Use this item to select MMCFG Size.

NOTE: To ensure sufficient resource for usage, it is recommended for users to disable hot-plug option when setting this option to 128M

# MMIO High Base

Use this item to select MMIO High Base.

### MMIO High Granularity Size

Use this item to select MMIO Granularity Size.

# **SR-IOV Support**

If system has SR-IOV capable PCIE Devices, this option Enables or Disables Single Root IO Virtualization Support.

# Re-Size BAR Support

Enable or disable this item to Re-Size BAR supported upon the sysem has resizable BAR capable PCIE Devices.

#### Onboard VGA

Use this to enable or disable the Onboard VGA function. The default value is [Auto].

#### VT-d

Intel Virtualization Technology for Directed I/O helps the virtual machine monitor better utilize hardware by improving application compatibility and reliability, and providing additional levels of manageability, security, isolation, and I/O performance.

#### PCIF Link Width

Select this item to configure PCIE Link Width.

#### PCIE1/2 Link Width

Configure PCIE Link Width. Auto-x16.

#### MCIO1/2/3/4/5/6/7/8/9/10/11/12 Link Width

Configure PCIE Link Width. Auto-x4x4x4x4.

### **PCIE Link Speed**

Select this item to configure PCIE Link Speed.

### PCIE1/2 Link Speed

Select Link Speed for PCIE1/2. Auto-up to Gen5 (32GT/s)

### OCP1/2 Link Speed

Select Link Speed for OCP1/2. Auto-up to Gen5 (32GT/s)

#### M2\_1/2\_2 Link Speed

Select Link Speed for M2\_1/M2\_2. Auto-up to Gen4 (16GT/s)

#### MCIO1/2/3/4/5/6/7/8/9/10/11/12 Link Speed

Select Link Speed for MCIO1/2/3/4/5/6/7/8/9/10/11/12. Auto-up to Gen5 (32GT/s)

### **PCIE Hot Plug**

Select this item to configure PCIE Hot Plug globally.

# PCIE1/2, OCP1/2, MCIO1-1/1-2/2-1/2-2/3-1/3-2/4-1/4-2/5-1/5-2/6-1/6-2/7-1/7-2/8-1/8-2/9-1/9-2/10-1/10-2/11-1/11-2/12-1/12-2 Hot Plug

Enable or disable PCIE, OCP and MCIO Hot Plug.

PCIE1/2, OCP1/2, MCIO1-1/1-2/2-1/2-2/3-1/3-2/4-1/4-2/5-1/5-2/6-1/6-2/7-1/7-2/8-1/8-2/9-1/9-2/10-1/10-2/11-1/11-2/12-1/12-2 Surprise Hot Plug

Enable or disable PCIE, OCP and MCIO Surprise Hot Plug.

#### PCIF ASPM

Selec this item to configure the PCIE ASPM.

### **PCI-E ASPM Support (Global)**

Select this item to disable ASPM Support in all PCIe root ports.

### PCIE1/2 ASPM Support

Enables or disables the ASPM support for all CPU downstream devices. Select [Auto] for the default value.

# OCP1/2 ASPM Support

Select this item to configure OCP Active State Power Management settings.

### MCIO1/2/3/4/5/6/7/8/9/10/11/12 ASPM Support

Enables or disables the ASPM support in a PCIe root port. Select [Auto] for the default value.

# 3.3.5 Storage Configuration



#### Hard Disk S.M.A.R.T.

S.M.A.R.T stands for Self-Monitoring, Analysis, and Reporting Technology. It is a monitoring system for computer hard disk drives to detect and report on various indicators of reliability.

#### SATA Controller 1/2

Use this item to enable or disable SATA Controllers.

#### SATA Controller Mode Selection

Identify the SATA port is connected to Solid State Drive or Hard Disk Drive. Press <Ctrl+I> to enter RAID ROM during UEFI POST process.

#### SATA Controller ALPM

Use this item to enable or disable Aggressive Link Power Management.

#### SATA Controller SGPIO Fnable

Use this item to enable or disable Serial GPIO for SATA Controller.

# SATA\_0 (SATA1\_4/SATA1\_5/SATA1\_6/SATA1\_7, SATA2\_0/SATA2\_1/ SATA2\_2/SATA2\_3)

Select this item to configure the External SATA, Hot Plug, Spin Up Device, Spin Up Time and SATA Device Type.

#### External

Enable or disable SATA safe removal notifications.

### **Hot Plug**

Enable or disable Hot Plug for specified port.

### Spin Up Device

If enabled for any of ports Staggerred Spin Up will be performed and only the drives which have this option enabled will spin up at boot. Otherwise all drives spin up at boot.

### Spin Up Time

Select this item to configure Spin Up Time.

### **SATA Device Type**

Identify the SATA port is connected to Solid State Drive or Hard Disk Drive.

# 3.3.6 NVMe Configuration



### Launch NVMe driver

Select this item to enable or disable launch NVMe driver.

# 3.3.7 ACPI Configuration



#### PCIe Devices Power On

Allow the system to be waked up by a PCIE device and enable wake on LAN.

### Ring-In Power On

Use this item to enable or disable Ring-In signals to turn on the system from the powersoft-off mode.

### RTC Alarm Power On

Use this item to enable or disable RTC (Real Time Clock) to power on the system.

#### **RTC Alarm Date**

Use this item to set Date of RTC power on feature.

#### **RTC Alarm Hour**

Use this item to set Hour of RTC power on feature.

#### **RTC Alarm Minute**

Use this item to set Minute of RTC power on feature.

#### **RTC Alarm Second**

Use this item to set Second of RTC power on feature.

# 3.3.8 USB Configuration



# **USB** Configuration

The USB Configuration displays the USB Controllers and USB Devices informations.

# 3.3.9 Super IO Configuration



# Serial Port 1 Configuration

Use this item to set parameters of Serial Port 1.

#### Serial Port

Use this item to enable or disable the serial port.

### **Change Settings**

Use this item to select an optimal setting for Super IO device.

# **SOL** Configuration

Use this item to set parameters of SOL.

#### SOL Port

Use this item to set parameters of SOL.

# **Change Settings**

Use this item to select an optimal setting for Super IO device.

## 3.3.10 Serial Port Console Redirection



#### COM1 / SOL

#### Console Redirection

Use this option to enable or disable Console Redirection. If this item is set to Enabled, it allows user to select a COM Port to be used for Console Redirection.

# Console Redirection Settings

Use this option to configure Console Redirection Settings, and specify how the computer and the host computer to which are connected exchange information. Both computers should have the same or compatible settings.

### **Terminal Type**

Use this item to select the preferred terminal emulation type for out-of-band management. It is recommended to select [VT-UTF8].

| Option    | Description                                                     |
|-----------|-----------------------------------------------------------------|
| VT100     | ASCII character set                                             |
| VT100Plus | Extended VT100 that supports color and function keys            |
| VT-UTF8   | UTF8 encoding is used to map Unicode chars onto 1 or more bytes |
| ANSI      | Extended ASCII character set                                    |

#### Bits Per Second

Use this item to select the serial port transmission speed. The speed used in the host computer and the client computer must be the same. Long or noisy lines may require lower transmission speed. The options include [9600], [19200], [38400], [57600] and [115200].

#### **Data Bits**

Use this item to set the data transmission size. The options include [7] and [8] (Bits).

#### Parity

Use this item to select the parity bit. The options include [None], [Even], [Odd], [Mark] and [Space].

#### **Stop Bits**

The item indicates the end of a serial data packet. The standard setting is [1] Stop Bit. Select [2] Stop Bits for slower devices.

#### Flow Control

Use this item to set the flow control to prevent data loss from buffer overflow. When sending data, if the receiving buffers are full, a "stop" signal can be sent to stop the data flow. Once the buffers are empty, a "start" signal can be sent to restart the flow. Hardware flow uses two wires to send start/stop signals. The options include [None] and [Hardware RTS/CTS].

### VT-UTF8 Combo Key Support

Use this item to enable or disable the VT-UTF8 Combo Key Support for ANSI/VT100 terminals.

#### Recorder Mode

Use this item to enable or disable Recorder Mode to capture terminal data and send it as text messages.

#### Resolution 100x31

Use this item to enable or disable extended terminal resolution support.

#### **Putty Keypad**

Use this item to select Function Key and Keypad on Putty.

# Serial Port for Out-of-Band Management/Windows Emergency Management Services (EMS)

#### Console Redirection FMS

Use this option to enable or disable Console Redirection. If this item is set to Enabled, it allows user to select a COM Port to be used for Console Redirection.

### Console Redirection Settings

Use this option to configure Console Redirection Settings, and specify how the computer and the host computer to which are connected exchange information.

#### **Out-of-Band Mgmt Port**

Microsof t Windows Emergency Management Services (EMS) allows for remote management of a Windows Server OS through a serial port.

#### **Terminal Type EMS**

Use this item to select the preferred terminal emulation type for out-of-band management. It is recommended to select [VT-UTF8].

| Option  | Description                                                     |
|---------|-----------------------------------------------------------------|
| VT100   | ASCII character set                                             |
| VT100+  | Extended VT100 that supports color and function keys            |
| VT-UTF8 | UTF8 encoding is used to map Unicode chars onto 1 or more bytes |
| ANSI    | Extended ASCII character set                                    |

#### Bits Per Second EMS

Use this item to select the serial port transmission speed. The speed used in the host computer and the client computer must be the same. Long or noisy lines may require lower transmission speed. The options include [9600], [19200], [57600] and [115200].

#### Flow Control EMS

Use this item to set the flow control to prevent data loss from buffer overflow. When sending data, if the receiving buffers are full, a "stop" signal can be sent to stop the data flow. Once the buffers are empty, a "start" signal can be sent to restart the flow. Hardware flow uses two wires to send start/stop signals. The options include [None], [Hardware RTS/CTS], and [Software Xon/Xoff].

**Data Bits EMS** 

**Parity EMS** 

**Stop Bits EMS** 

### 3.3.11 H/W Monitor

In this section, it allows user to monitor the status of the hardware on the system, including the parameters of the CPU temperature, motherboard temperature, CPU fan speed, chassis fan speed, and the critical voltage.



# 3.3.12 Runtime Error Logging



### System Error

Use this item to enable or disable System Error feature. When it is set to [Enabled], it allows user to configure Memory Error and PCIE Error log features.

# WHEA Support

Use this item to enable or disable Windows Hardware Error Architecture.

# **EMCA Logging Support**

Use this item to enable or disable EMCA Logging.

# IIO/PCH Global Error Support

Use this item to enable or disable IIO/PCH Error Support.

# Memory Corrected Error

Use this item to enable or disable Memory Corrected Error.

# Memory Correctable Error Threshold

Correctable Error Threshold (0 - 0x7FFF) used for sparing, tagging, and leaky bucket.

#### PCIE Corrected Error Enable

Use this item to enable or disable PCIe Correctable errors.

# PCIE Corrected Error Threshold

PCIE Correctable Error Threshold (0x01-0xFF) used for sparing, tagging, and leaky bucket.

### PCIE Uncorrected Error

Use this item to enable or disable PCIe Uncorrectable errors.

### PCIE Fatal Error Enable

Use this item to enable or disable PCIe Ftal errors.

# 3.3.13 Intel SPS Configuration



SPS screen displays the Intel SPS Configuration information, such as Operational Firmware Version and Firmware State.

# 3.3.14 Network Stack Configuration



#### Network Stack

Enable UEFI network stack can prevents to perform from the single-user network boots and network installation. If disabled, the host does not use the network interface.

## **IPv4 PXE Support**

Enable IPv4 PXE Boot support. If disabled, IPv4 PXE Boot Option is not supported.

## **IPv4 HTTP Support**

Enable IPv4 HTTP Boot support. If disabled, IPv4 HTTP Boot Option is not supported.

## **IPv6 PXE Support**

Enable IPv6 PXE Boot support. If disabled, IPv6 PXE Boot Option is not supported.

# IPv6 HTTP Support

Enable IPv6 HTTP Boot support. If disabled, IPv6 HTTP Boot Option is not supported.

#### **PXE Boot Wait Time**

Specifies the wait time and press the ESC key to abort the PXE boot.

#### Media Detect Count

Specifies the number of times the presence of physical storage device are verified on a system reset or power cycle.

# 3.3.15 Intel VMD technology



Press <Enter> to bring up the Intel VMD for Volume Management Device Configuration menu.

# Intel VMD for Volume Management Device on Socket 0/1

Use this item to enable or disable Intel Volume Management Device Technology in specific Stack.

# VMD Config for IOU0 (PCIE1)/IOU2 (MCIO10/MCIO9)/IOU3 (MCIO2/MCIO1)/IOU4 (MCIO4/MCIO3)

Use this item to enable or disable Intel Volume Management Device Technology in specific Stack.

When [Enabled], users are allowed to configure the options below.

#### VMD Port X

Use this item to enable or disable Intel Volume Management Device Technology on specific root port.

# Hot Plug Capable

Use this item to enable or disable Hot Plug for specific Ports.

# 3.3.16 Tls Auth Configuration



# Server CA Configuration

Press <Enter> to configure Server CA.

#### **Enroll Cert**

Press <Enter> to enroll cert.

#### **Delete Cert**

Press <Enter> to delete cert.

# Client Cert Configuration

Press <Enter> to configure Client Cert.

### 3.3.17 Instant Flash

Instant Flash is a UEFI flash utility embedded in Flash ROM. This convenient UEFI update tool allows user to update system UEFI without entering operating systems first like MS-DOS or Windows. Just save the new UEFI file to the USB flash drive, floppy disk or hard drive and launch this tool, then update the UEFI only in a few clicks without preparing an additional floppy diskette or other complicated flash utility. Please be noted that the USB flash drive or hard drive must use FAT32/16/12 file system. Execute the Instant Flash utility, the utility will show the UEFI files and the respective information. Select the proper UEFI file to update UEFI, and reboot the system after the UEFI update process is completed.

# 3.4 Server Mgmt



#### Wait For RMC

Wait For BMC response for specified time out. BMC starts at the same time when BIOS starts during AC power ON. It takes around 90 seconds to initialize Host to BMC interfaces.

#### FRB-2 Timer

Select this item to enable or disable FRB-2 timer (POST timer)

#### FRB-2 Timer Timeout

Select this item to define the FRB-2 Time Expiration between 1 to 30 value.

## FRB-2 Timer Policy

Configure how the system should respond. If the FRB-2 Timer expires is disabled, this item is not available.

# **OS Watchdog Timer**

Select this item to enable or disable OS Watchdog Timer. If enabled, starts a BIOS timer which can only be shut off by Management Software after the OS loads.

#### OS Wtd Timer Timeout

Configure the OS Boot Watchdog Timer Expiration between 1 to 30 min value. If the OS Boot Watchdog Timer is disabled, this item is not available.

# **OS Wtd Timer Policy**

Configure how the system should respond if the OS Boot Watchdog Timer expires. If the OS Boot Watchdog Timer is disabled, this item is not available.

# **BMC Network Configuration**

Select this item to configure BMC network parameters.

# **DNS Configuration**

Select this item to configure DNS parameters.

# System Event Log

Press <Enter> to change the SEL event log configuration.

#### **BMC Tools**

Select this item to configure about KCS control, restore AC power loss and load BMC default setings.

# 3.4.1 BMC Network Configuration



### **Bonding Setting**

Select this item to enabled or disabled bonding. Please enable all lan channel first when want to enable bonding.

## Lan Channel (Failover)

# Manual Setting IPMI LAN

If [No] is selected, the IP address is assigned by DHCP. Using a static IP address, toggle to [Yes], and the changes take effect after the system reboots. The default value is [No].

# Configuration Address Source

Select to configure BMC network parameters statically or dynamically(by BIOS or BMC). Configuration options: [Static] and [DHCP].

**Static**: Manually enter the IP Address, Subnet Mask and Gateway Address in the BIOS for BMC LAN channel configuration.

**DHCP**: IP address, Subnet Mask and Gateway Address are automatically assigned by the network's DHCP server.



 $When \ [DHCP] \ or \ [Static] \ is \ selected, \ do \ NOT \ modify \ the \ BMC \ network \ settings \ on \ the \ IPMI \ web \ page.$ 



The default login information for the IPMI web interface is: Username: admin

Password: admin

For more instructions on how to set up remote control environment and use the IPMI management platform, please refer to the IPMI Configuration User Guide or go to the Support website at: http://www.asrockrack.com/support/ipmi.asp

#### VLAN

Enabled or disabled Virtual Local Area Network. If [Enabled] is selected, configure the items below.

VLAN ID: Select this item to configure the VLAN ID setting, the Maximum value is 4094 and the Minimum value is 1.

**VLAN Priority**: Select this item to configure the VLAN Priority setting, the Maximum value is 7 and the Minimum value is 0.

# **IPV6 Support**

Enable or disable LAN1 IPV6 Support.

# Manual Setting IPMI LAN(IPV6)

Select to configure LAN channel parameters statically or dynamucally(by BIOS or BMC). Unspecified option will not modify any BMC network parameters during BIOS phase.

# 3.4.2 DNS Configuration



# Manual DNS Configuration

Select this item to manual configure DNS.

If [YES] is selected, configure the items below.

#### **DNS Service**

Use this item to enable or disable DNS Service Configuration.

#### **Host Name Settings**

Use this item to automatic or manual Host Name Settings.

#### **Bond Register BMC**

Use this item to enable or disable Bond Register BMC.

# **Bond Register Method**

Use this item to configure Bond Register Method with Nsupdate or DHCP client FQDN/ Hostname..

# **Domain Setting**

This item supports Manual, Bond0\_v4 and Bond0\_v6 Domain Settings.

# Domain Name Server Setting

This item supports Manual and Bond0 DNS Server Settings.

# **IP Priority**

This item supports IPV4 and IPV6 IP Priority.

# 3.4.3 System Event Log



#### **SEL Components**

Change this to enable ro disable event logging for error/progress codes during boot.

#### Frase SFI

Use this to choose options for earsing SEL.

#### When SEL is Full

Use this to choose options for reactions to a full SEL.

#### Log EFI Status Codes

Use this item to disable the logging of EFI Status Codes or log only error code or only progress code or both.

# PCIe Device Degrade ELog Support

Use this item to enable or disable PCIe Device Degrade Error Logging Support.

## 3.4.4 BMC Tools



#### KCS control

Select the KSC interface state after POST end. If [Enabled] is selected, the BMC will remain KCS interface after POST stage. If [Disabled] is selected, the BMC will disable KCS interface after POST stage.

#### Restore AC Power Loss

This allows user to set the power state after an unexpected AC/power loss. If [Power Off] is selected, the AC/power remains off when the power recovers. If [Power On] is selected, the AC/power resumes and the system starts to boot up when the power recovers. If [Last State] is selected, it will recover to the state before AC/power loss.

# Load BMC Default Settings

Use this item to load BMC default settings.

# 3.5 Event Logs



## Change Smbios Event Log Settings

Select this item to configure the Smbios Event Log Settings.

When entering the item, the screen displays following sub-items:

#### **Smbios Event Log**

Use this item to enable or disable all features of the SMBIOS Event Logging during system boot

#### **Erase Event Log**

The options include [No], [Yes, Next reset] and [Yes, Every reset]. If Yes is selected, all logged events will be erased.

#### When Log is Full

Use this item to choose options for reactions to a full Smbios Event Log. The options include [Do Nothing] and [Erase Immediately].

#### Log System Boot Event

Choose option to enable or disable logging of System boot event.

#### **View Smbios Event Log**

Press <Enter> to view the Smbios Event Log records.



All values changed here do not take effect until computer is restarted.

# 3.6 Security

This section allows user to set or change the supervisor/user password for the system. For the user password item is allowed user to clear it.



## Supervisor Password

Set or change the password for the administrator account. Only the administrator has authority to change the settings in the UEFI Setup Utility. Leave it blank and press enter to remove the password.

#### User Password

Set or change the password for the user account. Users are unable to change the settings in the UEFI Setup Utility. Leave it blank and press enter to remove the password.

#### Secure Boot

Use this to enable or disable Secure Boot Control. The default value is [Disabled]. If Secure Boot is Enabled, Platform Key(PK) is enrolled and the system is in user mode. Changing the mode requires platform reset.

#### Secure Boot Mode

Secure Boot mode selector: Standard/Custom. In Custom mode Secure Boot Variables can be configured without authentication.

# 3.6.1 Expert Key Management

In this section, expert users can modify Secure Boot Policy variables without full authentication.



## **Factory Key Provision**

Install factory default Secure Boot keys after the platform reset and while the System is in Setup mode.

# Install Default Secure Boot Keys

Please install default secure boot keys if it's the first time using the secure boot.

# Clear Secure Boot Keys

Force System to Setup Mode - clear all Secure Boot Variables. Change takes effect after reboot.

# Enroll Efi Image

Allow the image to run in Secure Boot mode. Enroll SHA256 hash of the binary into Authorized Signature Database (db).

# **Export Secure Boot Variables**

Copy NVRAM content of Secure Boot variables to files in a root folder on a file system device.

## Platform Key(PK)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI\_SIGNATURE\_LIST
- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI CERT SHAXXX
- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

## Key Exchange Keys(KEK)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI\_SIGNATURE\_LIST
- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI\_CERT\_SHAXXX
- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

## Authorized Signatures(db)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI\_SIGNATURE\_LIST
- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI\_CERT\_SHAXXX

- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

## Forbidden Signatures(dbx)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI\_SIGNATURE\_LIST
- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI\_CERT\_SHAXXX
- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

#### Authorized TimeStamps(dbt)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI SIGNATURE LIST
- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI\_CERT\_SHAXXX
- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

# OsRecovery Signatures(dbr)

Enroll Factory Defaults or load certificates from a file:

- 1. Public Key Certificate in:
- a) EFI\_SIGNATURE\_LIST

- b) EFI\_CERT\_X509 (DER)
- c) EFI\_CERT\_RSA2048 (bin)
- d) EFI\_CERT\_SHAXXX
- 2. Authenticated UEFI Variable
- 3. EFI PE/COFF Image(SHA256)

Key Source: Factory, Modified, Mixed

#### 3.7 Boot Screen

In this section, it displays the available devices on the system and allows user to configure the boot settings and the boot priority.



#### Boot Option #1/#2/#3/#4/#5/#6

Use this item to set the system boot order.

## **UEFI Application Boot Priorities**

Specify the Boot Device Priority sequence from available UEFI Application.

## Setup Prompt Timeout

Configure the number of seconds to wait for the UEFI setup utility.

#### **Bootup Num-Lock**

If this item is set to [On], it will automatically activate the Numeric Lock function after boot-up.

## **Boot Beep**

Select whether the Boot Beep should be turned on or off when the system boots up. Please note that a buzzer is needed.

## Full Screen Logo

Use this item to enable or disable OEM Logo. The default value is [Enabled].

#### 3.8 Exit Screen



## Save Changes and Exit

When selecting this option, the following message "Save configuration changes and exit setup?" will pop-out. Press <F10> key or select [Yes] to save the changes and exit the UEFI SETUP UTILITY.

# Discard Changes and Exit

When selecting this option, the following message "Discard changes and exit setup?" will pop-out. Press <ESC> key or select [Yes] to exit the UEFI SETUP UTILITY without saving any changes.

# Save Changes

When selecting this option, the following message "Save changes?" will pop-out. Press <F7> key or select [Yes] to save all changes.

# **Discard Changes**

When selecting this option, the following message "Discard changes?" will pop-out. Press <F7> key or select [Yes] to discard all changes.

#### Load UEFI Defaults

Load UEFI default values for all the setup questions. F9 key can be used for this operation.

# English

# **Chapter 4 Software Support**

After all the hardware has been installed, it suggests to go to the offical website at <a href="http://www.ASRockRack.com">http://www.ASRockRack.com</a> and make sure if there are any new updates of the BIOS / BMC firmware for the motherboard.

# 4.1 Download and Install Operating System

This motherboard supports various Microsoft\* Windows\* Server / Linux compliant operating systems. Please download the operating system from the OS manufacturer. Please refer to the OS documentation for more instructions.

\* Please download the Intel\* SATA Floppy Image driver from the ASRock Rack's website (www.asrockrack.com) to the USB drive while installing OS in SATA RAID mode.

## 4.2 Download and Install Software Drivers

This motherboard supports various Microsoft\* Windows\* compliant drivers. Please download the required drivers from the website at <a href="http://www.ASRockRack.com">http://www.ASRockRack.com</a>.

To download necessary drivers, go to the product page, click on the "Download" tab, choose the operating system that is used, and then download the using driver.

## 4.3 Contact Information

Contact ASRock Rack or want to know more about ASRock Rack, welcome to visit ASRock Rack's website at <a href="http://www.ASRockRack.com">http://www.ASRockRack.com</a>; or contact the dealer for further information.

# **Chapter 5 Troubleshooting**

# 5.1 Troubleshooting Procedures

Follow the procedures below to troubleshoot the system.



Always unplug the power cord before adding, removing or changing any hardware components. Failure to do so may cause physical injuries and damages to motherboard components.

- 1. Disconnect the power cable and check whether the PWR LED is off.
- Unplug all cables, connectors and remove all add-on cards from the motherboard. Make sure that the jumpers are set to default settings.
- 3. Confirm that there are no short circuits between the motherboard and the chassis.
- 4. Install a CPU and fan on the motherboard, then connect the chassis speaker and power LED

#### If there is no power...

- 1. Confirm that there are no short circuits between the motherboard and the chassis.
- 2. Make sure that the jumpers are set to default settings.
- 3. Check the settings of the 115V/230V switch on the power supply.
- Verify if the battery on the motherboard provides ~3VDC. Install a new battery if it does not.

#### If there is no video...

- 1. Try replugging the monitor cables and power cord.
- 2. Check for memory errors.

#### If there are memory errors...

- 1. Verify that the DIMM modules are properly seated in the slots.
- Use recommended DDR5 RDIMM/RDIMM-3DS
- Install more than one DIMM modules that should be identical with the same brand, speed, size and chip-type.
- 4. Try inserting different DIMM modules into different slots to identify faulty ones.
- 5. Check the settings of the 115V/230V switch on the power supply.

## Unable to save system setup configurations...

- 1. Verify if the battery on the motherboard provides ~3VDC. Install a new battery if it does not.
- 2. Confirm whether the power supply provides adaquate and stable power.

## Other problems...

1. Try searching keywords related to the related problem on ASRock Rack's FAQ page: http://www.asrockrack.com/support

# 5.2 Technical Support Procedures

If the problems are still unsolved, please contact ASRock Rack's technical support with the following information:

- 1. Contact information
- 2. Model name, BIOS version and problem type.
- 3. System configuration.
- 4. Problem description.

Contact ASRock Rack's technical support at: http://www.asrockrack.com/support/tsd.asp

# 5.3 Returning Merchandise for Service

For warranty service, the receipt or a copy of the invoice marked with the date of purchase is required. By calling the vendor or going to RMA website (http://event. asrockrack.com/tsd.asp) to obtain a Returned Merchandise Authorization (RMA) number.

The RMA number should be displayed on the outside of the shipping carton which is mailed prepaid or hand-carried when returning the motherboard to the manufacturer. Shipping and handling charges will be applied for all orders that must be mailed when service is complete.

This warranty does not cover damages incurred in shipping or from failure due to alteration, misuse, abuse or improper maintenance of products.

Contact the distributor first for any product related problems during the warranty period.

## **Contact Information**

If it needs to contact ASRock Rack or want to know more about ASRock Rack, you're welcome to visit ASRock Rack's website at http://www.asrockrack.com; or contact the dealer for further information. For technical questions, please submit a support request form at https://event.asrockrack.com/tsd.asp

## **ASRock Rack Incorporation**

e-mail: ASRockRack\_sales@asrockrack.com

#### ASRock Rack EUROPE B.V.

Bijsterhuizen 11-11 6546 AR Nijmegen The Netherlands

Phone: +31-24-345-44-33

#### ASRock Rack America, Inc.

13848 Magnolia Ave, Chino, CA91710 U.S.A.

Phone: +1-909-590-8308 Fax: +1-909-590-1026